320
Bit 0—Acknowledge Bit (ACKB): Stores acknowledge data. In transmit mode, after the
receiving device receives data, it returns acknowledge data, and this data is loaded into ACKB. In
receive mode, after data has been received, the acknowledge data set in this bit is sent to the
transmitting device.
When this bit is read, in transmission (when TRS = 1), the value loaded from the bus line
(returned by the receiving device) is read. In reception (when TRS = 0), the value set by internal
software is read.
Bit 0: ACKB
Description
0
Receive mode: 0 is output at acknowledge output timing
(Initial value)
Transmit mode: Indicates that the receiving device has acknowledged the data
(signal is 0)
1
Receive mode: 1 is output at acknowledge output timing
Transmit mode: Indicates that the receiving device has not acknowledged the
data (signal is 1)
15.2.7
Timer Serial Control Register (TSCR)
Bit
7
6
5
4
3
2
1
0
—
—
—
—
—
—
IICRST
IICX
Initial value
1
1
1
1
1
1
0
0
Read/Write
—
—
—
—
—
—
R/W
R/W
TSCR is an 8-bit readable/writable register that controls, the I
2
C interface operating mode.
TSCR is initialized to H'FC by a reset.
Bits 7 to 2—Reserved: Reserved bits.
Bit 1—I
2
C Control Unit Reset (IICRST): Resets the control unit except for the I
2
C registers.
When a hang up occurs due to illegal communication during I
2
C operation, setting IICRST to 1
can set a port or reset the I
2
C control unit without initializing rregisters.
Bit 0—I
2
C Transfer Rate Select (IICX): This bit, together with bits CKS2 to CKS0 in ICMR,
selects the transfer rate in master mode. For details, see section 15.2.4, I
2
C Bus Mode Register
(ICMR).
Summary of Contents for H8/3660
Page 4: ......
Page 26: ...10 ...
Page 82: ...66 ...
Page 152: ...136 ...
Page 154: ...138 ...
Page 260: ...244 ...