175
11.2.4
Timer Control/Status Register V (TCSRV)
Bit
7
6
5
4
3
2
1
0
CMFB
CMFA
OVF
—
OS3
OS2
OS1
OS0
Initial value
0
0
0
1
0
0
0
0
Read/Write
R/(W)
*
R/(W)
*
R/(W)
*
—
R/W
R/W
R/W
R/W
Note:
*
Bits 7 to 5 can be only written with 0, for flag clearing.
TCSRV is an 8-bit register that sets compare match flags and the timer overflow flag, and controls
compare match output.
TCSRV is initialized to H'10 upon reset and in standby mode, subsleep mode, and subactive
mode.
Bit 7—Compare Match Flag B (CMFB): Bit 7 is a status flag indicating that TCNTV has
matched TCORB. This flag is set by hardware and cleared by software. It cannot be set by
software.
Bit 7: CMFB
Description
0
Clearing conditions:
After reading CMFB = 1, cleared by writing 0 to CMFB
(Initial value)
1
Setting conditions:
Set when the TCNTV value matches the TCORB value
Bit 6—Compare Match Flag A (CMFA): Bit 6 is a status flag indicating that TCNTV has
matched TCORA. This flag is set by hardware and cleared by software. It cannot be set by
software.
Bit 6: CMFA
Description
0
Clearing conditions:
After reading CMFA = 1, cleared by writing 0 to CMFA
(Initial value)
1
Setting conditions:
Set when the TCNTV value matches the TCORA value
Summary of Contents for H8/3660
Page 4: ......
Page 26: ...10 ...
Page 82: ...66 ...
Page 152: ...136 ...
Page 154: ...138 ...
Page 260: ...244 ...