
Main Revisions and Additions in this Edition
Page
Item
Description
4
Figure 1.1 Block Diagram
TEST
pin is amended to TEST pin
43
2.9.2 Notes on Bit Manipulation
Example 1 description added
54
3.4.2 Interrupt Edge Select Register 2 (IEGR2)
Bit 5 description amended
79
Figure 5.9 Pin Connection when not Using
Subclock
Figure amended
88
Table 6.3 Transition Mode after the SLEEP
Instruction Execution and Interrupt Handling
*
1 description changed
102
Figure 7.4 User Program Mode
Figure amended
122
7.9 Flash Memory and Power-Down States
Table 7.10 Flash Memory Operating States
Description amended
179
Figure 11.2 Increment Timing with Internal Clock
Figure amended
281
14.5.1 Data Transfer Format
1st line, reference figure No.
amended
322
Figure 15.5 I
2
C Bus Timing
R/W is amended to R/
W
322 to
324
15.3.2 Master Transmit Operation
Figure 15.6 Example of Master Transmit Mode
Operation Timing (MLS = WAIT = 0)
Description changed
Figure amended
324 to
326
15.3.3 Master Receive Operation
Figure 15.7 Example of Master Receive Mode
Operation Timing (1) (NLS = ACKB = 0, WAIT = 1)
Figure 15.7 Example of Master Receive Mode
Operation Timing (2) (NLS = ACKB = 0, WAIT = 1)
Description changed
Figure amended
326
15.3.4 Slave Receive Operation
R/W is amended to R/
W
327
Figure 15.8 Example of Slave Receive Mode
Operation Timing (1) (MLS = ACKB = 0)
R/W is amended to R/
W
328
15.3.5 Slave Transmit Operation
Description amended
329
Figure 15.10 Example of Slave Transmit Mode
Operation Timing (MLS = 0)
R/W is amended to R/
W
332
Figure 15.13 Flowchart for Master Transmit Mode
(Example)
Flowchart changed
333
Figure 15.14 Flowchart for Master Receive Mode
(Example)
Flowchart changed
Summary of Contents for H8/3660
Page 4: ......
Page 26: ...10 ...
Page 82: ...66 ...
Page 152: ...136 ...
Page 154: ...138 ...
Page 260: ...244 ...