238
13.1.3
Register Configuration
Table 13.1 shows the watchdog timer register configuration.
Table 13.1
Watchdog Timer Registers
Name
Abbrev.
R/W
Initial Value
Address
Timer control/status register WD
TCSRWD
R/W
H'AA
H'FFC0
Timer counter WD
TCWD
R/W
H'00
H'FFC1
Timer mode register WD
TMWD
R/W
H'FF
H'FFC2
13.2
Register Descriptions
13.2.1
Timer Control/Status Register WD (TCSRWD)
Bit
7
6
5
4
3
2
1
0
B6WI
TCWE
B4WI
TCSRWE
B2WI
WDON
B0WI
WRST
Initial value
1
0
1
0
1
0
1
0
Read/Write
R
R/(W)
*
R
R/(W)
*
R
R/(W)
*
R
R/(W)
*
Note:
*
Can be written to only when the write condition is satisfied. For the write conditions, see the
individual bit descriptions.
TCSRWD is an 8-bit read/write register that performs TCSRWD and TCWD write control and
watchdog timer operation control, and indicates the operation status.
Bit 7—Bit 6 Write Inhibit (B6WI): Bit 7 controls writing of data to bit 6 of TCSRWD.
Bit 7: B6WI
Description
0
Writing to bit 6 is enabled
1
Writing to bit 6 is disabled
(Initial value)
This bit is always read as 1. Data is not stored if written to this bit.
Bit 6—Timer Counter WD Write Enable (TCWE): Bit 6 controls writing of 8-bit data to
TCWD.
Bit 6: TCWE
Description
0
Writing of 8-bit data to TCWD is disabled
(Initial value)
1
Writing of 8-bit data to TCWD is enabled
Summary of Contents for H8/3660
Page 4: ......
Page 26: ...10 ...
Page 82: ...66 ...
Page 152: ...136 ...
Page 154: ...138 ...
Page 260: ...244 ...