108
7.3.4
Flash Memory Power Control Register (FLPWCR)
Bit
7
6
5
4
3
2
1
0
PDWND
—
—
—
—
—
—
—
Initial value
0
0
0
0
0
0
0
0
Read/Write
R/W
R
R
R
R
R
R
R
FLPWCR enables or disables a transition to the flash memory power-down mode when the LSI
switches to subactive mode.
Bit 7—Power-Down Disable (PDWND): Enables or disables a transition to the flash memory
power-down mode when the LSI switches to subactive mode.
Bit 7: PDWND
Description
0
Transition to flash memory power-down mode enabled
(Initial value)
1
Transition to flash memory power-down mode disabled
Bits 6 to 0—Reserved: These bits always read 0.
7.3.5
Flash Memory Enable Register (FENR)
Bit
7
6
5
4
3
2
1
0
FLSHE
—
—
—
—
—
—
—
Initial value
0
0
0
0
0
0
0
0
Read/Write
R/W
—
—
—
—
—
—
—
FENR is an 8-bit readable/writable register that controls on-chip flash memory.
FENR is initialized to H'00 by a reset or in standby mode.
Bit 7—Flash Memory Control Register Enable (FLSHE): Controls CPU access to the flash
memory control registers (FLMCR1, FLMCR2, EBR1, and FLPWCR). Setting the FLSHE bit to 1
enables read/write access to the flash memory control registers. If FLSHE is cleared to 0, the flash
memory control registers cannot be accessed. In this case, the flash memory control register
contents are retained.
Bit 7: FLSHE
Description
0
Flash memory control registers in area H'FF90 to H'FF93 cannot be accessed
(Initial value)
1
Flash memory control registers in area H'FF90 to H'FF93 can be accessed
Summary of Contents for H8/3660
Page 4: ......
Page 26: ...10 ...
Page 82: ...66 ...
Page 152: ...136 ...
Page 154: ...138 ...
Page 260: ...244 ...