Document Number: 002-10689 Rev *H
Page 97 of 166
S6J32E, S6J32F, S6J32G Series
(4) SPI Supported (SCR:SPI=1), and Mark Level "L" of Serial Clock Output (SMR:SCINV=1)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
cycle time
t
SCYC
SCK0, SCK1, SCK3,
SCK4,
SCK8 to SCK12
Master
Mode
(CL = 20 pF,
I
OL
= -5 mA,
I
OH
= 5 mA)
3t
CLK_LCPnA
*1
-
ns
SCK2
3t
CLK_LCP0A
-
SCK16, SCK17
3t
CLK_COMP
-
S
CK ↓ → SOT
delay time
t
SLOVI
SCK0, SCK1, SCK3,
SCK4,
SCK8 to SCK12,
SOT0, SOT1, SOT3,
SOT4,
SOT8 to SOT12
-2
30
ns
2
20
*2
SCK2, SOT2
-2
20
SCK16 to SCK17,
SOT16, SOT17
-2
15
Valid SIN → SCK ↑
setup time
t
IVSHI
SCK0, SCK1, SCK3,
SCK4,
SCK8 to SCK12
SIN0, SIN1, SIN3,
SIN4,
SIN8 to SIN12
26.5
-
ns
20
*2
-
SCK2, SCK16, SCK17
SIN2, SIN16, SIN17
20
-
SCK ↑→ Valid SIN
hold time
t
SHIXI
SCK0 to SCK4,
SCK8 to SCK12,
SCK16, SCK17
SIN0 to SIN4,
SIN8 to SIN12,
SIN16, SIN17
0
-
ns
SOT → SCK
↑
delay time
t
SOVHI
SCK0, SCK1, SCK3,
SCK4,
SCK8 to SCK12,
SOT0, SOT1, SOT3,
SOT4,
SOT8 to SOT12
2t
CLK_LCPnA
*1
-30
-
ns
2t
CLK_LCPnA
-20
*2,3
-
SCK2, SOT2
2t
CLK_LCP0A
-20
-
SCK16, SCK17
SOT16, SOT17
2t
CLK_COMP
*1
-15
-