Document Number: 002-10689 Rev *H
Page 95 of 166
S6J32E, S6J32F, S6J32G Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
"H" pulse width
t
SHSL
SCK0, SCK1, SCK3,
SCK4,
SCK8 to SCK12
Slave
Mode
(CL = 20 pF,
I
OL
= -5 mA,
I
OH
= 5 mA)
2t
CLK_LCPnA
*1
-
ns
SCK2
2t
CLK_LCP0A
SCK16, SCK17
2t
CLK_COMP
-
Serial clock
"L" pulse width
t
SLSH
SCK0, SCK1, SCK3,
SCK4,
SCK8 to SCK12
2t
CLK_LCPnA
*1
-
ns
SCK2
2t
CLK_LCP0A
-
SCK16, SCK17
2t
CLK_ COMP
-
SCK
↑
→ SOT
delay time
t
SHOVE
SCK0 to SCK4,
SCK8 to SCK12,
SOT0 to SOT4,
SOT8 to SOT12,
0
28.5
ns
25
*2
SCK16, SCK17
SOT16, SOT17
0
25
Valid SIN → SCK
↓
setup time
t
IVSLE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16, SCK17
SIN0 to SIN4,
SIN8 to SIN12,
SIN16, SIN17
10
-
ns
SCK
↓
→ Valid SIN
hold time
t
SLIXE
1
-
ns
SCK falling time
t
F
SCK0 to SCK4,
SCK8 to SCK12,
SCK16, SCK17
-
5
ns
SCK rising time
t
R
SCK0 to SCK4,
SCK8 to SCK12,
SCK16, SCK17
-
5
ns
Notes:
*1: n=0:ch.0 to ch.4, n=1:ch.8 to ch.12
*2: Group2 of ch.0, ch1, Group1 of ch.8 (refer to CHAPTER 11: Port Configuration in HWM)
*3: n=0:Group2 of ch.0 /ch1,n=1:Group1 of ch.8 (refer to CHAPTER 11: Port Configuration in HWM)
Notes:
−
This table provides the alternate current standard for CLK synchronous mode.
−
CL is the load capability value connected to the pin at the test time.
−
The maximum baud rate is limited by the internal operating clock used and other parameters.
For details, see the hardware manual.