Document Number: 002-10689 Rev *H
Page 159 of 166
S6J32E, S6J32F, S6J32G Series
Revision
ECN
Orig. of Change
Submission
Date
Description of Change
Section 8.4.14.: Updated MAX limit of T
CIP
Added PLL lockup time
Added Cycle to cycle jitter
Added Output pulse position for frequencies 40, 25, 5 MHz
*C
5351068
CASC/ANMA/ANZI
07/14/2016
Section 3.2:
- Table 3-1: Ethernet AVB: revision numbers deleted:
"ETHERNETn_revision_reg :
0x30070106 (Initial value) for revision B
ETHERNETn_designcfg_debug6 :
0x0302000E (Initial value)
Section 8.1:
Added note 13 about output voltage of ADC shared pins
Added recommendation to set VCC and AVCC to same voltage (with
explanation)
Added comment to clarify meaning of "Analog pin input voltage"
Section 8.2:
Deleted "Supply stabilization time" (more detailed spec already added in
8.4.5)
Section 8.3.1:
VIH13/14: refers to DVcc, not Vcc5
VOL4/5/6: corrected list of applicable pins
Deleted footnote *1 (about pins supplied with DVcc). Information is
included in table
IIL/RUP2/RDOWN1: corrected list of applicable pins (removed not existing
pins)
Section 8.3.2.2 and 8.3.2.3:
Deleted reference to remark "*1" (which was already deleted)
Section 8.4.3:
Table 8-1: FPLL0 corrected max PLL freq 720->480MHz
Deleted note "*4" (was unused)
Section 8.4.4:
Changed wording of RSTX noise filter spec
Section 8.4.6.2:
Changed tables according to Amber-P2 (not yet final):
Added conditions "*2" and "*3"
Changed cycle time and pulse widt spec from fixed time to number of clock
cycles
Changed tSLOVI spec (min and max values)
Changed tSLOVE max value
Changed tIVSHE and tSHIXE min values