Document Number: 002-10689 Rev *H
Page 14 of 166
S6J32E, S6J32F, S6J32G Series
Feature
Description
Embedded
Program/Work Flash
Memory
Embedded Program Flash can be accessed with 0-wait-cycle if CPU frequency is 80 MHz or less.
0-wait-cycle: 80 MHz or less.
1-wait-cycle: 160 MHz or less.
2-wait-cycle: more than 160 MHz.
Erase suspend is supported. Reading and writing to the other sectors are possible when Flash
Erase is suspended.
Serial Flash programming and Parallel Flash programming are supported.
Margin mode is not supported.
Internal Power Domains
PD1: Always ON
PD2: Cortex R5F platform/ GDC/ additional peripherals
PD4: Backup RAM
PD6: Peripherals
* The block diagram section of the
explains this in detail.
Power Supply
External 5 V, 3 V, 1.2 V is required.
Built-in LDO provides internal 1.2 V for Always On region (PD1).
External 1.2-V power supply control pin is supported.
External 3.3-V power supply should be controlled by GPIO.
There are constraints of power on/off sequence.
Low-voltage Detection
LVD for external voltage is supported.
LVD for internal voltage is supported.
See the specification of the detected level on the datasheet.
Low-voltage Detection for
RAM Retention (RVD)
RVD for RAM retention is effective only during the standby mode. That is, the function is available
only for the Backup RAM of 16 KB.
Resource inter-connect
The output signal of some resources can be inputted to the other resource.
I/O Ports
5-V GPIO
3-V GPIO
Multi input level and multi output drivability
Pull-up, pull-down function is available.
Resource input and output is multiplexed.
+B input is allowed many pins of the 3.3 V, 5 V, and 3.3 V/5 V I/O domains.
A/D Converter
12-bit resolution, 1 unit
50 channels of analog input for TEQFP-256 and TEQFP-216
46 channels of analog input for TEQFP-208
24 channels of them are shared with the SMC for TEQFP-256/216/208
External trigger and timer trigger are available.
The description of the A/D converter function should be referred in the S6J3200 hardware manual.
Do not refer to the description of another A/D converter function in the I/O port chapter of the
Traveo PF V3 hardware manual
CRC
Refer to the platform manual for details.
Programmable CRC
DMA support
Sound Generator
Produces sound/melody with varying frequency and amplitude for convenient duration
Square wave sound output
Automatic linear amplitude increment or decrement
Interrupt request generated when specified sound length ends
Sound Waveform
Generator
Sine waveform, saw-tooth waveform, and square waveform are generated with easy configuration
of the parameters, which specifies sound sources.
Fade-in and fade-out control for reverberation.