Document Number: 002-10689 Rev *H
Page 104 of 166
S6J32E, S6J32F, S6J32G Series
(8) Mark Level "L" of Serial Clock Output (SMR:SCINV=1) and Mark Level "L" of Serial Chip Select
(SCSCR:CSLVL=0)
(Condition: See
Parameter
Symbol
Conditions
Value
Unit
Remarks
Min
Max
SCS
↑→
SCK
↑
setup time
t
CSSI
Master mode
(CL = 20 pF
I
OL
= -5 mA,
I
OH
= 5 mA)
-20
*1
-
ns
SCK
↓→
SCS
↓
hold time
t
CSHI
-3
*2
-
ns
SCS deselect time
t
CSDI
-20+5tcp
*3
-
ns
SCK
↑→
SCS
↑
clock change time
t
SCC
Round Function
Master mode
(CL = 20 pF
I
OL
= -5 mA,
I
OH
= 5 mA)
3tcp+0
3tcp+20
ns
Notes:
*1)SCSTR1.CSSU=0. tCSSI can be configured.
*2)SCSTR0.CSHD=0. tCSHI can be configured.
*3)SCSTR3/2.CSDS=0. tCSDI can be configured.
tcp is bus clock. Ch0-4 is CLK_LCP0A. Ch8-12 is CLK_LCP1A. Ch16-17 is CLK_COMP.