Document Number: 002-10689 Rev *H
Page 86 of 166
S6J32E, S6J32F, S6J32G Series
8.4.6.2
VCC12 Stabilization Time during Power-On / PSS to RUN Transition
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
VCC12 stabilization
time during power-on
tV12STPO
VCC12
-
-
-
14.2
ms
*1
VCC12 stabilization
time during PSS (PD2
off) to RUN transition
(Fast-CR untrimmed)
tV12STP1
VCC12
SYSC0_
SPECFGR:
EX12VRSTCNT
0000
-
-
0.7
ms
*1
0001
-
-
1.4
0010
-
-
2.1
0011
-
-
2.8
0100
-
-
3.5
0101
-
-
4.2
0110
-
-
4.9
0111
-
-
5.7
1000
-
-
6.4
1001
-
-
7.1
1010
-
-
8.5
1011
-
-
9.9
1100
-
-
11.4
1101
-
-
12.8
1110
(default)
-
-
14.2
1111
-
-
21.3
VCC12 stabilization
time during PSS (PD2
off) to RUN transition
(Fast-CR trimmed)
tV12STP2
VCC12
SYSC0_
SPECFGR:
EX12VRSTCNT
0000
-
-
0.8
ms
*1
0001
-
-
1.6
0010
-
-
2.4
0011
-
-
3.3
0100
-
-
4.1
0101
-
-
4.9
0110
-
-
5.8
0111
-
-
6.6
1000
-
-
7.4
1001
-
-
8.3
1010
-
-
9.9
1011
-
-
11.6
1100
-
-
13.3
1101
-
-
14.9
1110
(default)
-
-
16.6
1111
-
-
24.9
*1: After LVDL2 reset release during power-on sequence and PSS (PD2 off) to RUN transition, VCC12 has to rise above
operation assurance range within this time.