Document Number: 002-10689 Rev *H
Page 12 of 166
S6J32E, S6J32F, S6J32G Series
3.
Product Description
3.1
Overview
This section explains the product features of the S6J3200 series. The description of this section should precede the duplicated
description on the platform manual.
3.2
Product Description
The following table describes the product features.
Table 3-1: Feature Description
Feature
Description
Technology
55-nm CMOS technology with embedded FLASH
Fully automotive qualified according to ISO/TS 16949 and AEC-Q100
Functional Safety
The product series has some functional safety features suited for ASIL-B application.
Peripherals
See function list.
Power Domain (PD)
Refer to the platform manual and the
State Transition
section for details.
The product series supports the power-off control of PD1, PD2 (including PD3 and 5), and PD6.
The power domain resets of PD3 and PD5 included in PD2 are not supported in the product series,
and "0" is always read from the reset factor flags of them.
This series does not support partial wakeup for PD6.
Debug and Trace
Refer to the platform manual for details.
−
Standard 5-pin JTAG interface
−
4k Word Embedded Trace Buffer
4-bit trace support for TEQFP package.
Full trace (dedicated 16-bit port) with special bond-out package (TEQFP-256) is planned.
System Control
Refer to the platform manual for details.
Main and sub oscillator is available.
−
A wide range of 3.6 - 16MHz is available for main oscillator
−
32 kHz is available for sub oscillator
Sub clock is enabled/disabled by register settings
Clock
Refer to the platform manual for details.
CLK_CLKO (Clock Output Function) is not supported.
Main Oscillation Stabilization Wait Time (at 4 MHz):8.19 ms (Initial value)
Embedded CR oscillation
Refer to the platform manual for details.
Stabilization time is as follows:
−
5 µs for 4 MHz (Fast clock)
−
20 µs for 100 kHz (Slow clock)
Clock Supervisor
Refer to the platform manual for details.
This product series does not support the clock supervisor output port. (Related register and internal
circuit is implemented.)
Reset
Refer to the platform manual for details.
The following resets are not mounted on this device.
−
INITX
−
SRSTX (and nSRST pin)
This product series does not support EX5VRST and writing EX5VRSTCNT bits in
SYSC0_SPECFGR has no effect.
Hardware Watchdog
Refer to the platform manual for details.
The hardware watchdog function stops during the PSS mode. In the related register of
HWDG_CFG, the bit ALLOWSTOPCLK is always read as 1 (HWDG_CFG.ALLOWSTOPCLK=1).
The product series does not support the Watchdog Counter Monitor Output port. (Related register
and internal circuit is implemented.)