Document Number: 002-10689 Rev *H
Page 119 of 166
S6J32E, S6J32F, S6J32G Series
8.4.13.2
Display Controller0 Timing (RSDS)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Clock Cycle
t
RSCYC
D
DSP0_CLK-
(CL = 20 pF,
I
OL
= -4 mA,
I
OH
= 4 mA)
15.625
-
ns
Data output to
DSP0_CLK time
t
RSS
DSP0_DATA_D11~0+
DSP0_DATA_D11~0-
t
RSCYC
/2
–
5.7
-
ns
DSP0_CLK to Data
valid time
t
RSH
-0.1
-
ns
Control output to
DSP0_CLK time
t
SPS
DSP0_CTRL11~0
t
RSCYC
– 9.5
-
ns
DSP0_CLK to
Control valid time
t
SPH
0.4
-
ns
Note:
−
The clock output delay can be adjusted. See the
“Graphic Subsystem” chapter in the
−
Values valid for unshifted display clock (dsp_ClockInvert=0, dsp_ClockShift=0).