Document Number: 002-10689 Rev *H
Page 128 of 166
S6J32E, S6J32F, S6J32G Series
8.4.16.2
DDR-HSSPI Interface Timing (DDR Mode)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
HSSPI clock cycle
t
cyc
G_SCLK0
M_SCLK0
(CL = 20 pF,
I
OL
= -10 mA,
I
OH
= 10 mA),
12.5
-
ns
25
-
ns
During Quad
Page mode
or Dual quad
mode
GSDATA -> G_SCLK
↑
↓
Input setup time
t
isdata
G_SDATA0_0-3
G_SDATA1_0-3
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
G_SCLK
↑
↓
-> GSDATA
Input hold time
t
ihdata
G_SDATA0_0-3
G_SDATA1_0-3
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
G_SCLK
↑
↓
-> GSDATA
Output delay time
t
oddata
G_SDATA0_0-3
G_SDATA1_0-3
M_SDATA0_0-3
M_SDATA1_0-3
-
tcyc/4 +
0.9
ns
G_SCLK
↑
↓
-> GSDATA
Output hold time
t
ohdata
G_SDATA0_0-3
G_SDATA1_0-3
M_SDATA0_0-3
M_SDATA1_0-3
Tcyc/4 -
1.55
-
ns
GSSEL
↓
-> G_SCLK
↑
Output delay time
t
odsel
G_SSEL0, 1
M_SSEL0, 1
(SS2CD+
0.75)*tcyc
- 3.375
-
ns
G_SCLK
↑ -> GSSEL↑
Output hold time
t
ohsel
G_SSEL0, 1
M_SSEL0, 1
2.25*tcyc
- 0.05
-
ns
Direct Mode
1.25*tcyc
- 0.05
-
ns
Command
sequencer
Mode
Notes:
−
SS2CD [1:0] should be configured as 01, 10, or 11.
−
For *1, the delay of the delay sample clock can be configured. The delay should not exceed t
cyc
.