A R M D D I0 1 4 5 B
Copyright © 1998, 1999 ARM Limited. All rights reserved.
Index-1
Index
A
About testing 6-2
ARM instruction set 1-2
ARM7TDMI
B
bidirectional data data bus 3-10
BIGEND 3-11
boundary scan chain
boundary scan interface 5-13
breakpoints 5-5
exceptions 5-6
instruction boundary 5-6
prefetch abort 5-6
timing 5-6
abandoned 4-16
interrupted 4-16
C
clocks
core 5-26
DCLK 5-26
GCLK 5-26
internally TCK generated clock
memory clock 5-26
switching 5-26
switching during debug 5-27
switching during test 5-28
system reset 5-28
coprocessor
coprocessor handshake signals 4-6
coprocessor instructions
busy-wait 4-6
CDP 4-13
coprocessor 15 MCRs 4-17
during busy-wait 4-16
during interrupts 4-16
interlocked MCR 4-11
LDC/STC 4-3
MCR/MRC 4-9
privileged instructions 4-15
privileged modes 4-15
types supported 4-2
core state
D
data abort
data interface
Summary of Contents for ARM9TDMI
Page 6: ...Contents vi Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 12: ...Preface xii Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 16: ...Introduction 1 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 22: ...Programmer s Model 2 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 110: ...Test Issues 6 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 154: ...Index Index 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...