ARM9TDMI Coprocessor Interface
ARM DDI0145B
Copyright © 1998, 1999 ARM Limited. All rights reserved.
4-9
4.3
MCR/MRC
These cycles look very similar to STC/LDC. An example, with a busy-wait state, is
shown in Figure 4-3:
Figure 4-3 ARM9TDMI MCR / MRC transfer timing
First
InMREQ
is driven LOW to denote that the instruction on
ID
is entering the
decode stage of the pipeline. This causes the coprocessor to decode the new instruction
and drive
CHSD[1:0]
as required. In the next cycle
InMREQ
is driven LOW to denote
ǽřŗDZŖǾ
ǽŗDZŖǾ
ǽŗDZŖǾ
ǽřŗDZŖǾ
ǽřŗDZŖǾ
'HFRGH
([HFXWH
*2
0HPRU\
*2
:ULWH
/$67
'HFRGH
([HFXWH
*2
0HPRU\
*2
:ULWH
/$67
&357
/$67
,*125('
Summary of Contents for ARM9TDMI
Page 6: ...Contents vi Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 12: ...Preface xii Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 16: ...Introduction 1 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 22: ...Programmer s Model 2 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 110: ...Test Issues 6 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 154: ...Index Index 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...