ARM9TDMI Signal Descriptions
ARM DDI0145B
Copyright © 1998, 1999 ARM Limited. All rights reserved.
A-5
A.3
Coprocessor interface signals
For further information on the coprocessor interface refer to Chapter 4
.
Table A-3 Coprocessor interface signals
Name
Direction
Description
CHSD[1:0]
Input
Coprocessor Handshake Decode. The handshake signals from the decode stage of the
coprocessors pipeline follower.
Note, if no coprocessor is present in the system,
CHSD[1]
should be tied HIGH, and
CHSD[0]
should be tied LOW.
CHSE[1:0]
Input
Coprocessor Handshake Execute. The handshake signals from the execute stage of the
coprocessors pipeline follower.
Note, if no coprocessor is present in the system,
CHSE[1]
should be tied HIGH, and
CHSE[0]
should be tied LOW.
LATECANCEL
Output
Coprocessor Late Cancel. If HIGH during the first memory cycle of a coprocessor
instruction’s execution, the coprocessor should cancel the instruction without having
updated its state.
PASS
Output
Coprocessor
PASS
. This signal indicates that there is a coprocessor instruction in the
execute stage of the pipeline, and it should be executed.
Summary of Contents for ARM9TDMI
Page 6: ...Contents vi Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 12: ...Preface xii Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 16: ...Introduction 1 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 22: ...Programmer s Model 2 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 110: ...Test Issues 6 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 154: ...Index Index 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...