ARM9TDMI Signal Descriptions
ARM DDI0145B
Copyright © 1998, 1999 ARM Limited. All rights reserved.
A-7
SHCLK1BS
Output
Boundary Scan Shift Clock Phase 1. This control signal is provided to ease the
connection of an external boundary scan chain.
SHCLK1BS
is used to clock the master
half of the external scan cells. When the state machine is in SHIFT-DR state, scan chain
3 is selected,
SHCLK1BS
follows
TCK1
. When not in the SHIFT-DR state, or when
scan chain 3 is not selected, this clock is LOW. When an external boundary scan chain
is not connected, this output must be left unconnected.
SHCLK2BS
Output
Boundary Scan Shift Clock Phase 2. This control signal is provided to ease the
connection of an external boundary scan chain.
SHCLK2BS
is used to clock the slave
half of the external scan cells. When the state machine is in SHIFT-DR state, scan chain
3 is selected,
SHCLK2BS
follows
TCK2
. When not in the SHIFT-DR state, or when
scan chain 3 is not selected, this clock is LOW. When an external boundary scan chain
is not connected, this output must be left unconnected.
TAPID[31:0]
Input
TAP Identification. The value on this bus will be captured when using the IDCODE
instruction on the TAP controller state machine.
TAPSM[3:0]
Output
TAP Controller State Machine. This bus reflects the current state of the TAP controller
state machine. These bits change off the rising edge of
TCK
.
TCK
Input
The JTAG clock (the test clock).
TCK1
Output
TCK
, Phase 1.
TCK1
is HIGH when
TCK
is HIGH, although there is a slight phase
lag due to the internal clock non-overlap.
TCK2
Output
TCK
, Phase 2.
TCK2
is HIGH when
TCK
is LOW, although there is a slight phase lag
due to the internal clock non-overlap.
TDI
Input
Test Data Input, the JTAG serial input.
TDO
Output
Test Data Output, the JTAG serial output.
nTDOEN
Output
Not
TDO
Enable. When LOW, this signal denotes that serial data is being driven out
on the
TDO
output. The
nTDOEN
signal would normally be used as an output enable
for a
TDO
pin in a packaged part.
TMS
Input
Test Mode Select.
TMS
selects to which state the TAP controller state machine should
change.
nTRST
Input
Not Test Reset. Active-low reset signal for the boundary scan logic. This pin must be
pulsed or driven LOW after power up to achieve normal device operation, in addition
to the normal device reset (
nRESET
).
Table A-4 JTAG and TAP controller signals (continued)
Name
Direction
Description
Summary of Contents for ARM9TDMI
Page 6: ...Contents vi Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 12: ...Preface xii Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 16: ...Introduction 1 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 22: ...Programmer s Model 2 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 110: ...Test Issues 6 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 154: ...Index Index 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...