ARM9TDMI Processor Core Memory Interface
3-12
Copyright © 1998, 1999 ARM Limited. All rights reserved.
ARM DDI0145B
3.7
ARM9TDMI reset behavior
When
nRESET
is driven LOW, the currently executing instruction terminates
abnormally. If
GCLK
is HIGH,
InMREQ
,
ISEQ
,
DnMREQ
,
DSEQ
and
DMORE
will asynchronously change to indicate an internal cycle. If
GCLK
is LOW, they will
not change until after the
GCLK
goes HIGH.
When
nRESET
is driven HIGH, the ARM9TDMI starts requesting memory again once
the signal has been synchronized, and the first memory access will start two cycles later.
The
nRESET
signal is sampled on the falling edge of
GCLK
with the first memory
access starting two cycles later. The behavior of the memory interfaces coming out of
reset is shown in Figure 3-4 on page 3-13.
Summary of Contents for ARM9TDMI
Page 6: ...Contents vi Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 12: ...Preface xii Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 16: ...Introduction 1 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 22: ...Programmer s Model 2 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 110: ...Test Issues 6 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 154: ...Index Index 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...