AD9361 Reference Manual
UG-570
| Page 79 of 128
Control Output 3 (CH1 ADC Power Ready)
If ADC power is used for AGC power measurements, this signal
will pulse high when a new power word is ready. The
AD9361
internal clock rates determine the pulse durations. The interval
between updates is set by the Weight ADC Power Multipliers.
Control Output 2 Through Control Output 0 (CH1 AGC
State[2:0])
See 0x035 = 0x07 Control Output 3 through Control Output 1.
0x035 = 0x13 (GAIN CONTROL, POWER WORD
READY)
Control Output 7 (CH2 Filter Power Ready)
Same as 0x035 = 0x12 Control Output 7 but applies to Rx2.
Control Output 6 (CH2 Gain Lock)
See 0x035 = 0x08 Control Output 2.
Control Output 5 (CH2 Energy Lost)
See 0x035 = 0x08 Control Output 1.
Control Output 4 (CH2 Stronger Signal)
See 0x035 = 0x08 Control Output 3.
Control Output 3 (CH2 ADC Power Ready)
Same as 0x035 = 0x12 Control Output 3 but applies to Rx2.
Control Output 2 Through Control Output 0 (CH2 AGC
State[2:0])
Same as 0x035 = 0x12 Control Output 2 through Control
Output 0 but apply to Rx2.
0x035 = 0x14 (DIGITAL OVERFLOW)
Control Output 7 (CH2 Tx Int3 Overflow)
Same as 0x035 = 0x0A Control Output 7, but applies to Tx2.
Control Output 6 (CH2 Tx HB3 Overflow)
Same as 0x035 = 0x0A Control Output 6, but applies to Tx2.
Control Output 5 (CH2 Tx HB2 Overflow)
Same as 0x035 = 0x0A Control Output 5, but applies to Tx2.
Control Output 4 (CH2 Tx QEC Overflow)
Same as 0x035 = 0x0A Control Output 4, but applies to Tx2.
Control Output 3 (CH2 Tx HB1 Overflow)
Same as 0x035 = 0x0A Control Output 3, but applies to Tx2.
Control Output 2 (CH2 Tx FIR Overflow)
Same as 0x035 = 0x0A Control Output 2, but applies to Tx2.
Control Output 1 (CH2 Rx FIR Overflow)
Same as 0x035 = 0x0A Control Output 1, but applies to Tx2.
Control Output 0
Always zero
.
0x035 = 0x15 (DC OFFSET TRACKING)
Control Output 7 (CH1 SOI Present)
This signal is high when the digital signal power exceeds the RF
DC offset SOI threshold. In MGC mode, this is always true. For
AGC modes, this signal will go low when the gain updates. The
pulse low occurs each time the gain update counter expires (for
the slow AGC) or when Control Input 2 transitions high (for
hybrid mode). Time duration of the low pulse is dependent on
the
AD9361
internal clock rates. For the standard LTE 10 MHz
profile, the duration is approximately 400 ns. In the fast AGC
mode, the signal will go low while the AGC moves through its
states. When the gain locks, the signal will transition high if the
digital signal level exceeds the SOI threshold.
Control Output 6 (CH1 Update DCRF)
This signal pulses high when the RF DC offset word updates.
The duration of the pulse is dependent on the
AD9361
internal
clock rates. For the standard LTE 10 MHz profile, the pulse is
approximately 30 ns.
Control Output 5 (CH1 Measure DCRF)
This signal is high when the RF DC offset is actively being
calculated and correction words generated. New correction
words are only applied at times set by DC offset update. In any
gain control mode, if the gain changes, this signal will be low,
indicating that the RF DC offset algorithm is waiting for the
gain to finish changing before calculating new correction
words.
Control Output 4 (CH1 DC Track Count Reached)
This signal pulses high whenever the RF DC tracking count has
been reached. This event signals that the correction word may
update with a new value. The value will not be applied until an
event occurs as specified in DC offset update. The
AD9361
internal clock rates determine the duration of the pulse. For the
standard LTE 10 MHz profile, the pulse is approximately 30 ns.
Control Output 3 Through Control Output 0
Always zero.
0x035 = 0x16 (GAIN CONTROL)
Control Output 7 (CH1 Gain Lock)
See 0x035 = 0x08 Control Output 6.
Control Output 6 Through Control Output 0 (CH1 Rx
Gain[6:0])
These signals represent the gain index of Rx1 but only apply to
AGC modes. For the full gain table mode, this is the index of
the full gain table. For the split gain table mode, this index is for
the LMT table. The BBP must read the index of the LPF table
using SPI reads.
Rev. A