UG-570
AD9361 Reference Manual
| Page 74 of 128
Register
0x035
Control Output Bit Position
D7
D6
D5
D4
D3
D2
D1
D0
0C
CH1 Energy
Lost
CH1 Reset Peak
Detect
CH2 Energy
Lost
CH2 Reset Peak
Detect
Gain Freeze
CH1 Digital
Sat
CH2 Digital
Sat
0D
CH1 Tx Quad
Cal Status[1]
CH1 Tx Quad
Cal Status[0]
CH1 Tx Quad
Cal Done
RF DC Cal Busy
CH2 Tx Quad
Cal Status[1]
CH2 Tx Quad
Cal Status[0]
CH2 Tx Quad
Cal Done
0E
BB DC Cal Busy
0F
CH1 AGC
State[2]
CH1 AGC
State[1]
CH1 AGC
State[0]
CH1 Reset Peak
Detect
CH2 Reset Peak
Detect
CH1 RF DC Cal
State[1]
CH1 RF DC
Cal State[0]
10
CH2 AGC
State[2]
CH2 AGC
State[1]
CH2 AGC
State[0]
CH2 Enable
RSSI
CH1 Enable
RSSI
CH2 RF DC Cal
State[1]
CH2 RF DC
Cal State[0]
11
AuxADC
Output[11]
AuxADC
Output[10]
AuxADC
Output[9]
AuxADC
Output[8]
AuxADC
Output[7]
AuxADC
Output[6]
AuxADC
Output[5]
AuxADC
Output[4]
12
CH1 Filter
Power Ready
CH1 Gain Lock
CH1 Energy
Lost
CH1 Stronger
Signal
CH1 ADC
Power Ready
CH1 AGC
State[2]
CH1 AGC
State[1]
CH1 AGC
State[0]
13
CH2 Filter
Power Ready
CH2 Gain Lock
CH2 Energy
Lost
CH2 Stronger
Signal
CH2 ADC
Power Ready
CH2 AGC
State[2]
CH2 AGC
State[1]
CH2 AGC
State[0]
14
CH2 Tx Int3
Overflow
CH2 Tx HB3
Overflow
CH2 Tx HB2
Overflow
CH2 Tx QEC
Overflow
CH2 Tx HB1
Overflow
CH2 Tx FIR
Overflow
CH2 Rx FIR
Overflow
0
15
CH1 SOI
Present
CH1 Update
DCRF
CH1 Measure
DCRF
CH1 DC Track
Count Reached
0
0
0
0
16
CH1 Gain Lock
CH1 Rx Gain[6]
CH1 Rx
Gain[5]
CH1 Rx Gain[4]
CH1 Rx Gain[3]
CH1 Rx
Gain[2]
CH1 Rx
Gain[1]
CH1 Rx
Gain[0]
17
CH2 Gain Lock
CH2 Rx Gain[6]
CH2 Rx
Gain[5]
CH2 Rx Gain[4]
CH2 Rx Gain[3]
CH2 Rx
Gain[2]
CH2 Rx
Gain[1]
CH2 Rx
Gain[0]
18
CH2 SOI
Present
CH2 Update
DCRF
CH2 Measure
DCRF
CH2 DC Track
Count Reached
CH2Enable Dec
Pwr
CH2 Enable
ADC Pwr
CH1 Enable
Dec Pwr
CH1 Enable
ADC Pwr
19
Rx Syn Cp
Cal[3]
Rx Syn Cp
Cal[2]
Rx Syn Cp
Cal[1]
Rx Syn Cp
Cal[0]
Tx Syn Cp
Cal[3]
Tx Syn Cp
Cal[2]
Tx Syn Cp
Cal[1]
Tx Syn Cp
Cal[0]
1A
Rx Syn VCO
Tuning[8]
Rx Synth VCO
ALC[6]
Rx Synth VCO
ALC[5]
Rx Synth VCO
ALC[4]
Rx Synth VCO
ALC[3]
Rx Synth VCO
ALC[2]
Rx Synth VCO
ALC[1]
Rx Synth VCO
ALC[0]
1B
Tx Syn VCO
Tuning[8]
Tx Synth VCO
ALC[6]
Tx Synth VCO
ALC[5]
Tx Synth VCO
ALC[4]
Tx Synth VCO
ALC[3]
Tx Synth VCO
ALC[2]
Tx Synth VCO
ALC[1]
Tx Synth VCO
ALC[0]
1C
Rx Syn VCO
Tuning[7]
Rx Syn VCO
Tuning[6]
Rx Syn VCO
Tuning[5]
Rx Syn VCO
Tuning[4]
Rx Syn VCO
Tuning[3]
Rx Syn VCO
Tuning[2]
Rx Syn VCO
Tuning[1]
Rx Syn VCO
Tuning[0]
1D
Tx Syn VCO
Tuning[7]
Tx Syn VCO
Tuning[6]
Tx Syn VCO
Tuning[5]
Tx Syn VCO
Tuning[4]
Tx Syn VCO
Tuning[3]
Tx Syn VCO
Tuning[2]
Tx Syn VCO
Tuning[1]
Tx Syn VCO
Tuning[0]
1E
CH1 Low
Thresh
Exceeded
CH1 High
Thresh
Exceeded
CH1 Gain Upd
Count Exp
CH1 AGC State
[1]
CH1 AGC State
[0]
CH1 Gain
Change
Temp Sense
Valid
AuxADC
Valid
1F
CH2 Low
Thresh
Exceeded
CH2 High
Thresh
Exceeded
CH2 Gain Upd
Count Exp
CH2 AGC SM[1]
CH2 AGC SM[0]
CH2 Gain
Change
DESCRIPTION OF CONTROL OUTPUT SIGNALS
Any control output options not listed in the following sections
are undefined. For example, if Control Output Pointer is set to
0x0E the logic level of Control Output 0 is undefined and it is
not listed in the following description section.
Once the BBP initiates a calibration on the
AD9361
, the BBP
should not execute additional code until the calibration
completes. There are three methods to meet this requirement:
•
The BBP can wait until the longest time that the calibration
could take to run.
•
The BBP can poll the bit used to initiate the calibration or
it can poll a lock bit for VCO calibrations.
•
The BBP can monitor various control output signals which
inform the BBP in real time when the calibration completes.
0x035 = 0x00 (CALIBRATION BUSY AND DONE)
Control Output 7 (Cal Done)
When the
AD9361
powers up into the sleep state, this signal is
low. The signal responds only to the RF DC, BB DC, Tx
quadrature, Rx quadrature, and gain step calibrations. After one
these calibrations completes, the Cal Done signal transitions
high. From that point on, while any of the previously listed
calibrations runs, Cal Done is low, returning high at the
completion of the calibration. If several bits in Calibration
Control register are set simultaneously, the calibration state
machine will run the calibrations automatically in a particular
order. Only after all calibrations previously listed have
completed will the Cal Done signal transition high.
Rev. A