Capture interrupt (INTCAPx0, INTCAPx1).................................................................................................................174
10.6 Description of Operations for Each Mode
..........................................................................175
16-bit Event Counter Mode...........................................................................................................................................175
16-bit PPG (Programmable Pulse Generation) Output Mode......................................................................................176
10.7 Applications using the Capture Function
............................................................................180
Frequency measurement................................................................................................................................................182
11. Universal Asynchronous Receiver-Transmitter Circuit (UART)
................................................................................................................................185
...............................................................................................................................186
..............................................................................................................................187
UARTxDR (Data Register)...........................................................................................................................................188
UARTxRSR (Receive Status Register).........................................................................................................................189
UARTxECR (Error Clear Register)..............................................................................................................................190
UARTxFR (UART Flag Register)................................................................................................................................191
UARTxIBRD (UART Integer Baud-rate Register)......................................................................................................192
UARTxFBRD (UART Fractional Baud-rate Register)................................................................................................193
UARTxCR (UART Control Register)..........................................................................................................................196
UARTxIFLS (UART Interrupt FIFO Level Selection Register)...............................................................................197
UARTxICR (UART Interrupt Clear Register)...........................................................................................................201
Transmit FIFO and Receive FIFO................................................................................................................................203
Calculating A Baud-rate Divisor
Receive Logic................................................................................................................................................................204
UART Interrupt Generation Circuit
50% Duty Mode............................................................................................................................................................207
12. Serial Channel with 4bytes FIFO (SIO/UART)
.......................................................................................................................212
...........................................................................................................213
SCxEN (Enable Register)..............................................................................................................................................214
SCxMOD0 (Mode Control Register 0).........................................................................................................................218
SCxMOD1 (Mode Control Register 1).........................................................................................................................219
v
Содержание TMPM3V4
Страница 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Страница 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Страница 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Страница 8: ......
Страница 22: ...xiv ...
Страница 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Страница 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Страница 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Страница 206: ...TMPM3V6 M3V4 10 16 bit Timer Event Counters TMRB 10 7 Applications using the Capture Function Page 184 2019 02 06 ...
Страница 232: ...TMPM3V6 M3V4 11 Universal Asynchronous Receiver Transmitter Circuit UART 11 4 Operation Description Page 210 2019 02 06 ...
Страница 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Страница 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Страница 420: ...TMPM3V6 M3V4 16 Analog Digital Converter ADC 16 6 Timing chart of AD conversion Page 398 2019 02 06 ...
Страница 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Страница 510: ...TMPM3V6 M3V4 22 Flash Memory Operation 22 4 Programming in the User Boot Mode Page 488 2019 02 06 ...
Страница 538: ...TMPM3V6 M3V4 25 Electrical Characteristics 25 7 Recommended Oscillation Circuit Page 516 2019 02 06 ...
Страница 541: ...26 3 TMPM3V4FWUG TMPM3V4FSUG Type LQFP64 P 1010 0 50E LPHQVLRQV TMPM3V6 M3V4 Page 519 2019 02 06 ...
Страница 544: ......