12.3.4 SCxCR (Control Register)
31
30
29
28
27
26
25
24
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
bit symbol
-
EHOLD
-
TXDEMP
TIDLE
After reset
0
0
0
0
0
1
1
0
7
6
5
4
3
2
1
0
bit symbol
RB8
EVEN
PE
OERR
PERR
FERR
SCLKS
IOC
After reset
0
0
0
0
0
0
0
0
Bit
Bit Symbol
Type
Function
31-15
−
R
Read as "0".
14-12
EHOLD[2:0]
R/W
The last bit hold time of a TXDx pin in clock input mode (For only I/O interface mode)
Set the last bit hold time and SCLK cycle to keep the last bit hold time equal or less than SCLK cycle/2.
000: 2/fsys
100: 32/fsys
001: 4/fsys
101: 64/fsys
010: 8/fsys
110: 128/fsys
011: 16/fsys
111: Reserved
11
-
R
Read as "0".
10
TXDEMP
R/W
The state of TXDx pin when an under run error is occurred in clock input mode. (For only I/O interface mode)
0: "Low" level output
1: "High" level output
9-8
TIDLE[1:0]
R/W
The state of TXDx pin after output of the last bit (For only I/O interface mode)
When <TIDLE[1:0]> is set to "10", set "000" to <EHOLD[2:0]>.
00: Keep a "Low" level output
01 :Keep a "High" level output
10: Keep a last bit
11: Reserved
7
RB8
R
Receive data bit 8 (For only UART mode)
9th bit of the received data in the 9-bit UART mode.
6
EVEN
R/W
Parity (For only UART mode)
Selects even or odd parity. The parity bit may be used only in the 7- or 8-bit UART mode.
0: Odd
1: Even
Selects even or odd parity.
5
PE
R/W
Add parity (For only UART mode)
Controls disabled or enabled parity. The parity bit may be used only in the 7- or 8-bit UART mode.
0: Disabled
1: Enabled
4
OERR
R
Over-run error flag (Note)
0: Normal operation
1: Error
3
PERR
R
Parity / Under-run error flag (Note)
0: Normal operation
1: Error
2
FERR
R
Framing error flag (Note)
0: Normal operation
1: Error
TMPM3V6/M3V4
12. Serial Channel with 4bytes FIFO (SIO/UART)
12.3 Registers Description
Page 216
2019-02-06
Содержание TMPM3V4
Страница 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Страница 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Страница 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Страница 8: ......
Страница 22: ...xiv ...
Страница 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Страница 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Страница 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Страница 206: ...TMPM3V6 M3V4 10 16 bit Timer Event Counters TMRB 10 7 Applications using the Capture Function Page 184 2019 02 06 ...
Страница 232: ...TMPM3V6 M3V4 11 Universal Asynchronous Receiver Transmitter Circuit UART 11 4 Operation Description Page 210 2019 02 06 ...
Страница 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Страница 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Страница 420: ...TMPM3V6 M3V4 16 Analog Digital Converter ADC 16 6 Timing chart of AD conversion Page 398 2019 02 06 ...
Страница 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Страница 510: ...TMPM3V6 M3V4 22 Flash Memory Operation 22 4 Programming in the User Boot Mode Page 488 2019 02 06 ...
Страница 538: ...TMPM3V6 M3V4 25 Electrical Characteristics 25 7 Recommended Oscillation Circuit Page 516 2019 02 06 ...
Страница 541: ...26 3 TMPM3V4FWUG TMPM3V4FSUG Type LQFP64 P 1010 0 50E LPHQVLRQV TMPM3V6 M3V4 Page 519 2019 02 06 ...
Страница 544: ......