15.3.11 RMCxRSTAT(Receive Status Register)
31
30
29
28
27
26
25
24
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
bit symbol
-
-
-
-
-
-
-
-
After reset
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
bit symbol
RMCRLIF
RMCLOIF
RMCDMAXIF
RMCEDIF
-
-
-
-
After reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
bit symbol
RMCRLDR
RMCRNUM
After reset
0
0
0
0
0
0
0
0
Bit
Bit Symbol
Type
Function
31-16
−
R
Read as 0.
15
RMCRLIF
R
Interrupt source flag
0: No leader detection interrupt generated.
1: Leader detection interrupt generated.
14
RMCLOIF
R
Interrupt source flag
0: No "Low" width detection interrupt generated.
1: "Low" width detection interrupt generated.
13
RMCDMAXIF
R
Interrupt source flag
0: No maximum data bit cycle interrupt generated.
1: Maximum data bit cycle interrupt generated.
12
RMCEDIF
R
Interrupt source flag
0: No falling edge interrupt generated.
1: Falling edge interrupt generated.
11-8
−
R
Read as 0.
7
RMCRLDR
R
Leader detection.
0: Disable leader detection.
1: Enable leader detection.
6-0
RMCRNUM[6:0]
R
The number of received data bit
000_0000:no data bit (only with leader)
000_0001 to 100_1000: 1 to 72bit
100_1001 to 111_1111: 73bit and more
Indicates the number of bits received as remote control signal data. The number cannot be monitored
during reception. On completion of reception, the number is stored.
Note 1: This register is updated every time an interrupt is generated.Writing to this register is ignored.
Note 2: RMC keeps receiving 73 bit or more data unless reception is completed by detecting the maximum data bit cycle or
the excess "Low" width. In this case, the received data in the data buffer may not be ensured.
TMPM3V6/M3V4
Page 343
2019-02-06
Содержание TMPM3V4
Страница 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Страница 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Страница 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Страница 8: ......
Страница 22: ...xiv ...
Страница 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Страница 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Страница 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Страница 206: ...TMPM3V6 M3V4 10 16 bit Timer Event Counters TMRB 10 7 Applications using the Capture Function Page 184 2019 02 06 ...
Страница 232: ...TMPM3V6 M3V4 11 Universal Asynchronous Receiver Transmitter Circuit UART 11 4 Operation Description Page 210 2019 02 06 ...
Страница 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Страница 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Страница 420: ...TMPM3V6 M3V4 16 Analog Digital Converter ADC 16 6 Timing chart of AD conversion Page 398 2019 02 06 ...
Страница 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Страница 510: ...TMPM3V6 M3V4 22 Flash Memory Operation 22 4 Programming in the User Boot Mode Page 488 2019 02 06 ...
Страница 538: ...TMPM3V6 M3V4 25 Electrical Characteristics 25 7 Recommended Oscillation Circuit Page 516 2019 02 06 ...
Страница 541: ...26 3 TMPM3V4FWUG TMPM3V4FSUG Type LQFP64 P 1010 0 50E LPHQVLRQV TMPM3V6 M3V4 Page 519 2019 02 06 ...
Страница 544: ......