7.5.1.2 Generation
An interrupt request is generated from an external pin or peripheral function assigned as an interrupt
source or by setting the NVIC's Interrupt Set-Pending Register.
・
From external pin
Set the port control register so that the external pin can perform as an interrupt function pin.
・
From peripheral function
Set the peripheral function to make it possible to output interrupt requests.
See the chapter of each peripheral function for details.
・
By setting Interrupt Set-Pending Register (forced pending)
An interrupt request can be generated by setting the relevant bit of the Interrupt Set-Pend-
ing Register.
7.5.1.3 Transmission
An interrupt signal from an external pin or peripheral function is directly sent to the CPU unless it is
used to exit a standby mode.
Interrupt requests from interrupt sources that can be used for clearing a standby mode are transmitted
to the CPU via the clock generator. For these interrupt sources, appropriate settings must be made in the
clock generator in advance. External interrupt sources not used for exiting a standby mode can be used with-
out setting the clock generator.
7.5.1.4 Precautions when using external interrupt pins
If you use external interrupts, be aware the followings not to generate unexpected interrupts.
If input disabled (PxIE<PxmIE>="0"), inputs from external interrupt pins are "High". Also, if external in-
terrupts are not used as a trigger to release standby (route 6 of "Figure 7-1 Interrupt Route"), input sig-
nals from the external interrupt pins are directly sent to the CPU. Since the CPU recognizes "High" input
as an interrupt, interrupts occur if corresponding interrupts are enabled by the CPU as inputs are being dis-
abled.
To use the external interrupt without setting it as a standby trigger, set the interrupt pin input as "Low"
and enable it. Then, enable interrupts on the CPU.
TMPM3V6/M3V4
Page 85
2019-02-06
Содержание TMPM3V4
Страница 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Страница 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Страница 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Страница 8: ......
Страница 22: ...xiv ...
Страница 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Страница 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Страница 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Страница 206: ...TMPM3V6 M3V4 10 16 bit Timer Event Counters TMRB 10 7 Applications using the Capture Function Page 184 2019 02 06 ...
Страница 232: ...TMPM3V6 M3V4 11 Universal Asynchronous Receiver Transmitter Circuit UART 11 4 Operation Description Page 210 2019 02 06 ...
Страница 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Страница 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Страница 420: ...TMPM3V6 M3V4 16 Analog Digital Converter ADC 16 6 Timing chart of AD conversion Page 398 2019 02 06 ...
Страница 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Страница 510: ...TMPM3V6 M3V4 22 Flash Memory Operation 22 4 Programming in the User Boot Mode Page 488 2019 02 06 ...
Страница 538: ...TMPM3V6 M3V4 25 Electrical Characteristics 25 7 Recommended Oscillation Circuit Page 516 2019 02 06 ...
Страница 541: ...26 3 TMPM3V4FWUG TMPM3V4FSUG Type LQFP64 P 1010 0 50E LPHQVLRQV TMPM3V6 M3V4 Page 519 2019 02 06 ...
Страница 544: ......