In the security status, all addresses and all protect of Flash memory bits are erased. Confirm if da-
ta and protect bits are erased normally. If necessary, execute the automatic protect bit erase, automat-
ic chip erase or automatic block erase.
All cases are the same as other commands, FCSR<RDY_BSY> becomes "0" during the automat-
ic protect bit erase command operation. After the operation is complete, FCSR<RDY_BSY> be-
comes "1" and Flash memory will return to the read mode. To abort the operation, a hardware reset
is required.
22.2.5.6 ID-Read
(1)
Operation Description
The ID-Read command can read information including Flash memory type and three types of co-
des such as a maker code, device code and macro code.
(2)
How to Set
The 1st to 3rd bus write cycles indicate the ID-Read command. In the 4th bus write cycle, the
code to be read is specified. After the 4th bus write cycle, read operation in the arbitrary flash area ac-
quires codes.
The ID-Read can be executed successively. The 4th bus write cycle and reading ID value can be exe-
cuted repeatedly.
The ID-Read command does not automatically return to the read mode. To return to the read
mode, execute the read command, read/reset command or hardware reset.
22.2.5.7 Read Command and Read/reset Command (Software Reset)
(1)
Operation Description
A command to return Flash memory to the read mode.
When the ID-Read command is executed, macro stops at the current status without automatically re-
turn to the read mode. To return to the read mode from this situation, use the read command or read/
reset command. It is also used to cancel the command when commands are input to the middle.
(2)
How to Set
The 1st bus cycle indicates the read command. The 1st to 3rd bus write cycles indicate the read/re-
set command. After either command sequence is executed, Flash memory returns to the read mode.
TMPM3V6/M3V4
Page 457
2019-02-06
Содержание TMPM3V4
Страница 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Страница 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Страница 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Страница 8: ......
Страница 22: ...xiv ...
Страница 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Страница 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Страница 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Страница 206: ...TMPM3V6 M3V4 10 16 bit Timer Event Counters TMRB 10 7 Applications using the Capture Function Page 184 2019 02 06 ...
Страница 232: ...TMPM3V6 M3V4 11 Universal Asynchronous Receiver Transmitter Circuit UART 11 4 Operation Description Page 210 2019 02 06 ...
Страница 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Страница 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Страница 420: ...TMPM3V6 M3V4 16 Analog Digital Converter ADC 16 6 Timing chart of AD conversion Page 398 2019 02 06 ...
Страница 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Страница 510: ...TMPM3V6 M3V4 22 Flash Memory Operation 22 4 Programming in the User Boot Mode Page 488 2019 02 06 ...
Страница 538: ...TMPM3V6 M3V4 25 Electrical Characteristics 25 7 Recommended Oscillation Circuit Page 516 2019 02 06 ...
Страница 541: ...26 3 TMPM3V4FWUG TMPM3V4FSUG Type LQFP64 P 1010 0 50E LPHQVLRQV TMPM3V6 M3V4 Page 519 2019 02 06 ...
Страница 544: ......