![Texas Instruments TMS320TCI6482 Скачать руководство пользователя страница 29](http://html.mh-extra.com/html/texas-instruments/tms320tci6482/tms320tci6482_design-manual_1094767029.webp)
www.ti.com
9.6
Enhanced TCP
9.6.1
Configuration of TCP2
9.6.2
TCI6482 TCP2 vs TCI100 TCP
Peripheral Section
Table 17. VCP2 Register Changes on TCI6482
Feature
TCI100 VCP
VCI6482 TCP2
Impact
VCPIC 3-5
Yes
Modified
Coding Migration
VCP Output Register 0-1
Yes
Modified
Coding Migration
(VCPSTAT0)
VCP Status Register 0
Yes
Modified
Coding Migration
(VCPSTAT0)
VCP error register (VCPERR)
Yes
Modified
Coding Migration
VCP Endian Register
Yes
Modified
Coding Migration
VCP Execution Register
Yes
Modified
Coding Migration
(VPCEXE)
Peripheral Identification
Yes
Modified
Coding Migration
Register (PID)
VCP Emulation Control
Yes
Modified
Coding Migration
Register (VCPEMU)
Documentation for TCP2:
•
TMS320TCI648x DSP Turbo-Decoder Coprocessor (TCP) Reference Guide (SPRUE10)
TCP2 needs to be enabled via software after a reset.
The TCP2 operates at CPU core clock frequency / 3.
TCP2 is backwards compatible with TCP and it is enhanced in terms of performance (data throughput),
programmability and usability (bug fixes).
For details on migrating from TCP to TCP2, refer to the migration document listed above. For a summary
of the changes refer to
Table 18
,
Table 19
, and
Table 20
.
Table 18. TCP2 Summary of Changes on TCI6482
Feature
TCI100 TCP
TCI6482 TCP2
Impact
TCP Clock
CPU Core Clock/2
CPU Core Clock/3
Reduced decoding time
Prolong Reduction
NO
YES
Standalone Frame Size
5114
20730
Code Rates
½, 1/3,¼
1/2, 1/3, ¼,¾, 1/5
Increased Programmability
Input Formats
8-bit, depends on code rate
6-bit, always assumes 1/5
Memory efficiency
Input Sign
Not Programmable
Programmable
Offloads DSP CPU
Stopping Criterion
SNR
SNR or CRC
BER improvement Offloads
DSP CPU
Re-encoding
NO
YES
Offloads DSP CPU
Log Equation
Max
Max and Max
Programmability
Interleaver Load
Before decoding
Concurrently with first MAP
Reduced latency
Hard Decision Ordering
Oldest bit is in the MSB
Programmable
Programmability
Decoding Features
Pause
Pause after each MAP,
Better visibility
Emulation Support
Extrinsic Scaling
NO
YES, used in max-log-map
Better BER
HIU/EDMA Interface
Shared HIU 64-bits
Dedicated 64-bit bridge
Reduced EDMA transfer time
Memory Sleep Mode
NO
YES
Power efficient
SPRAAC7B – April 2006
TMS320TCI6482 Design Guide and Migration from TMS320TCI100
29
Submit Documentation Feedback