![Texas Instruments TMS320TCI6482 Скачать руководство пользователя страница 14](http://html.mh-extra.com/html/texas-instruments/tms320tci6482/tms320tci6482_design-manual_1094767014.webp)
www.ti.com
6.3.3.3
Layout Recommendation (LVDS and LVPECL)
7
Power Supply
7.1
Power Plane Generation
Power Supply
Placement:
•
The oscillator, buffer, and DSPs should be placed as close to each other as practical
•
Fanout buffers should be placed in a central area to equalize the trace lengths to each DSP
•
AC coupling capacitors should be placed near the receivers
•
50ohm resistors used in LVPECL DC termination should be placed near the receiver
•
150ohm resistors used in LVPECL AC termination should be placed near the driver
•
100ohm resistors used in LVDS terminations should be placed near the receiver
Trace routing:
•
A GND plane should be placed below the oscillator
•
Digital signals should not be routed near or under the clock sources.
•
Traces should be 100 ohm differential impedance and 50 ohm single ended impedance
•
Clock routes should be routed as differential pairs with no more than 2 vias per connection (not
counting pin escapes)
•
The number of vias on each side of a differential pair should match
•
Differential clock routes must be length matched to within 10 mils
•
Maintain at least 25 mil spacing to other traces
A comparison of the voltages needed for the TCI6482 vs. the TCI100 is shown in
Table 6
. For definitions
for the power supplies refer to the TCI6482 data manual.
Table 6. Power Supply Differences
Core Supply Voltage
I/O Supply Voltages (Tolerances are +/-5%)
Analog Supply Voltages
(Tolerances are +/-5%)
Device
CVDD
TOL
DVDD33
DVDD18
DVDD15
DVDD12
PLL
DDR2
SRIO
(SRIO)
DLL
TCI6482
1.2V
±3%
3.3V
1.8V
1.5V
1.2V
1.8V
1.8V
1.2V
or
1.8V
TCI100
1.1V
±3%
3.3V
N/A
N/A
N/A
3.3V
N/A
N/A
1.2V
±3%
All power supplies may be generated from switching supplies with the exception of the SRIO 1.2V
supplies (DVDD12, AVDDA and AVDDT). Due to the noise sensitivity of the SRIO SERDES links a linear
regulator with proper filtering is recommended. A switching regulator plus filtering can be used if the AC
noise is guaranteed to be less than +/-25mV. One solution for a suitable 1.8V to 1.2V linear regulator is
the UC385-ADJ (
http://focus.ti.com/lit/ds/symlink/uc385-adj.pdf
) which can support multiple DSPs. Filters
are also recommended for some other voltage planes. An overview of the recommended power supply
generation architecture is shown in
Figure 7
.
The DVDD15 supply can be operated at either 1.5V or 1.8V. Operation at 1.8V will consume somewhat
more power than 1.5V operation but eliminates the need for a 1.5V supply. Most Ethernet PHYs that
support RGMII v2.0 operation support the HSTL interface at either 1.5V or 1.8V.
The optional power supplies are noted with dashed lines. These are power pins that can be connected
directly to VSS if the associated peripheral is not used and is disabled. If power supplies for SRIO or
RGMII are to be connected to VSS, care should be taken that all associated power for that interface must
be connected to VSS. Removing power from these interfaces will result in the inability to boundary scan
test these interfaces. Refer to the data manual for details.
14
TMS320TCI6482 Design Guide and Migration from TMS320TCI100
SPRAAC7B – April 2006
Submit Documentation Feedback