![Texas Instruments TMS320TCI6482 Скачать руководство пользователя страница 13](http://html.mh-extra.com/html/texas-instruments/tms320tci6482/tms320tci6482_design-manual_1094767013.webp)
www.ti.com
LOW JITTER
OSCILLATOR
Example:
Pletronics
LV77D
RIOCLK
SN65LVDS108
RIOCLK
DSP1
RIOCLK
DSP8
CLK0
CLK0#
CLKN
CLK7#
100ohms
0.01uF
0.01uF
0.01uF
0.01uF
R I O C L K
R I O C L K
R I O C L K
LOW JITTER
OSCILLATOR
Example:
Pletronics
PE77D
RIOCLK
CDCLVP110
RIOCLK#
RIOCLK
DSP1
RIOCLK#
RIOCLK
DSP10
RIOCLK#
CLK0
CLK0#
CLKN
CLK9#
50 ohm
50 ohm
50 ohm
150
ohm
150
ohm
150
ohm
150
ohm
0.01uF
0.01uF
0.01uF
0.01uF
Clocking
•
TI SN65LVDS108 LVDS 1:8 Clock fanout buffer
–
http://focus.ti.com/lit/ds/symlink/sn65lvds108.pdf
•
TI CDCLVP110 LVPECL 2:10 Clock fanout buffer
–
http://focus.ti.com/lit/ds/symlink/cdclvp110.pdf
There are also 4-port and 16-port versions of the SN65LVDS108. For an integrated jitter cleaner and
multiple clock output buffer the CDCL6010 can be used.
These buffers have not been tested but are examples of buffers that meet the specification requirements
for RIOCLK / RIOCLK.
Jitter performance for the SN65LVDS108 is found in its datasheet. For the CDCLVP110 the jitter
characteristics of these parts refer to:
•
CDCLVP110 Jitter Info:
http://focus.ti.com/lit/an/scaa068/scaa068.pdf
Figure 5
shows a diagram of a solution that allows an LVDS oscillator and an LVDS fanout buffer to
provide RIOCLK / RIOCLK for up to 8 DSPs.
Figure 6
shows an LVPECL solution for up to 10 DSPs. The
fanout buffer outputs should not be used to drive additional fanout buffers since the jitter will accumulate.
Figure 5. RIOCLK Multiple Devices LVDS Clock Solution
Figure 6. RIOCLK Multiple Devices LVPECL Clock Solution
SPRAAC7B – April 2006
TMS320TCI6482 Design Guide and Migration from TMS320TCI100
13
Submit Documentation Feedback