![Texas Instruments TMS320TCI6482 Скачать руководство пользователя страница 28](http://html.mh-extra.com/html/texas-instruments/tms320tci6482/tms320tci6482_design-manual_1094767028.webp)
www.ti.com
9.5.2
TCI6482 VCP2 vs TCI100 VCP
Peripheral Section
The VCP2 is backwards compatible with the TCI100 VCP and it is enhanced in terms of performance
(data throughput), programmability and usability (bug fixes).
For details on migrating from VCP to VCP2, refer to the migration document listed above. For a summary
of the changes refer to
Table 15
,
Table 16
, and
Table 17
.
Table 15. VCP2 Summary of Changes on TCI6482
Feature
TCI100 VCP
TCI6482 VCP2
Impact
VCP Clock
CPU Core Clock/4
CPU Core Clock/3
Increased data rate
Branch Metric Resolution
7-bits
8-bits
Increased dynamic range
FMAXI
Only valid for (R + C) % = = 4
Valid for all frame lengths
Feature usable for most frame
FMAXS
lengths
FMINS
Y-Bit
Traceback Soft Decision RAM
1024 x 96
2048 x 64-bits
Longer sliding windows in soft
decision mode
Output FIFO RAM
32 x 64
64 x 64
Soft Decision Resolution
12-bits
8-bits
Hard Decision Ordering
Oldest bit is in the MSB
Programmable
More flexibility
Debugging Features
Pause
Pause after each sliding
Better visibility
window
Emulation Control
NO
Full Emulation Control
Better visibility for System
Debug
HIU/EDMA Interface
Shared HIU 64-bits
Dedicated 64-bit bridge
Reduced EDMA transfer time
RAMs Sleep Mode
NO
YES
More Power Efficient
VCP Errata
See the latest C6416 errata
All critical errata corrected
Usability improvement
sheet
Chip Support Library
Available today
Backwards compatible with
Reduce migration effort
C6416
Table 16. VCP2 Usage Change on TCI6482
Feature
TCI100 VCP
TCI6482 VCP2
Impact
Added in ¼ buffer events
½ buffer events
¼ buffer events and ½ buffer
Flexibility
events
Memory Map
Yes
Yes - Modified
Coding Migration
28
TMS320TCI6482 Design Guide and Migration from TMS320TCI100
SPRAAC7B – April 2006
Submit Documentation Feedback