MAX 10 NEEK
44
www.terasic.com
February 4, 2016
design/logic. The Quartus II setting file contains information such as FPGA device type, top-level
pin assignment, and the I/O standard for each user-defined I/O pin. These files can be modified
according to the project requirements. After the compilation is successful, users can download
the .sof file to the developmenet board via JTAG interface using the Qaurtus II programmer.
Figure 4-1 Design flow of building a project from the beginning to the end