MAX 10 NEEK
34
www.terasic.com
February 4, 2016
MTL2_R[2] PIN_U3
Red
Data
3.3V
MTL2_R[3] PIN_W2 Red
Data
3.3V
MTL2_R[4] PIN_U2
Red
Data
3.3V
MTL2_R[5] PIN_V1
Red
Data
3.3V
MTL2_R[6] PIN_T2
Red
Data
3.3V
MTL2_R[7]
PIN_T1
Red Data (MSB)
3.3V
MTL2_G[0] PIN_T5
Green
Data
(LSB)
3.3V
MTL2_G[1] PIN_T6
Green
Data
3.3V
MTL2_G[2] PIN_R1
Green
Data
3.3V
MTL2_G[3] PIN_R2
Green
Data
3.3V
MTL2_G[4] PIN_R4
Green
Data
3.3V
MTL2_G[5] PIN_P1
Green
Data
3.3V
MTL2_G[6] PIN_R5
Green
Data
3.3V
MTL2_G[7] PIN_R7
Green
Data
(MSB)
3.3V
MTL2_B[0] PIN_P4
Blue
Data
(LSB)
3.3V
MTL2_B[1] PIN_P5
Blue
Data
3.3V
MTL2_B[2] PIN_N3
Blue
Data
3.3V
MTL2_B[3] PIN_P8
Blue
Data
3.3V
MTL2_B[4] PIN_N4
Blue
Data
3.3V
MTL2_B[5] PIN_N8
Blue
Data
3.3V
MTL2_B[6] PIN_N9
Blue
Data
3.3V
MTL2_B[7] PIN_M8 Blue
Data
(MSB)
3.3V
MTL2_DCLK PIN_W1
Sample
Clock
3.3V
MTL2_HSD PIN_N1
Horizontal Sync Input
3.3V
MTL2_VSD
PIN_N2
Vertical Sync Input
3.3V
MTL2_I2C_SCL
PIN_P9
I2C Serial Clock for Touch Screen
3.3V
MTL2_I2C_SDA
PIN_P10
I2C Serial Data for Touch Screen
3.3V
MTL2_INT
PIN_R10
Interrupt Signal for Touch Screen
3.3V
3
3
.
.
4
4
.
.
1
1
3
3
2
2
x
x
1
1
0
0
A
A
D
D
C
C
H
H
e
e
a
a
d
d
e
e
r
r
The board has a 2x10 ADC header with sixteen analog inputs connected to FPGA ADC1 and ADC2
respectively. The 1x3 header J12 is used to select pin 18 of 2x10 header J7 or potentiometer input to
be connected to the channel 8 of FPGA ADC2. Short pin 1 and pin 2 of J12 to select potentiometer,
short pin 3 and pin 4 to select pin 18 of 2x10 header J7. The 1x3 header J13 is used to select pin 16
of 2x10 header J7 or on-board microphone to be connected to the channel 7 of FPGA ADC2. Short
pin 1 and pin 2 of J13 to select on-board microphone, short pin 3 and pin 4 to select pin 16 of 2x10
header J7.
Figure 3-26
shows the connection of 2x10 ADC header and MAX 10 FPGA.