MAX 10 NEEK
31
www.terasic.com
February 4, 2016
HDMI_RX_D5
PIN_Y11
Video Pixel Output Port
3.3V
HDMI_RX_D6
PIN_AA11
Video Pixel Output Port
3.3V
HDMI_RX_D7
PIN_AB11
Video Pixel Output Port
3.3V
HDMI_RX_D8
PIN_Y14
Video Pixel Output Port
3.3V
HDMI_RX_D9
PIN_AB15
Video Pixel Output Port
3.3V
HDMI_RX_D10
PIN_AA15
Video Pixel Output Port
3.3V
HDMI_RX_D11
PIN_W14
Video Pixel Output Port
3.3V
HDMI_RX_D12
PIN_V14
Video Pixel Output Port
3.3V
HDMI_RX_D13
PIN_V15
Video Pixel Output Port
3.3V
HDMI_RX_D14
PIN_U15
Video Pixel Output Port
3.3V
HDMI_RX_D15
PIN_AB14
Video Pixel Output Port
3.3V
HDMI_RX_D16
PIN_AA14
Video Pixel Output Port
3.3V
HDMI_RX_D17
PIN_AB13
Video Pixel Output Port
3.3V
HDMI_RX_D18
PIN_Y13
Video Pixel Output Port
3.3V
HDMI_RX_D19
PIN_AB12
Video Pixel Output Port
3.3V
HDMI_RX_D20
PIN_AA12
Video Pixel Output Port
3.3V
HDMI_RX_D21
PIN_W13
Video Pixel Output Port
3.3V
HDMI_RX_D22
PIN_W12
Video Pixel Output Port
3.3V
HDMI_RX_D23
PIN_V13
Video Pixel Output Port
3.3V
HDMI_RX_CLK
PIN_P11
Line-Locked Output Clock
3.3V
HDMI_RX_DE
PIN_W10
Data Enable Signal for Digital
Video.
3.3V
HDMI_RX_HS PIN_V12
Horizontal Synchronization
3.3V
HDMI_RX_VS PIN_W11
Vertical
Synchronization
3.3V
HDMI_RX_INT1 PIN_P12
Interrupt
Signal
3.3V
HDMI_I2C_SCL PIN_R13
I2C
Clock
3.3V
HDMI_I2C_SDA PIN_P13
I2C
Data
3.3V
HDMI_MCLK
PIN_R12
Audio Master Output Clock
3.3V
HDMI_LRCLK
PIN_V11
Audio Left/Right Clock
3.3V
HDMI_SCLK
PIN_W8
Audio Serial Output Clock
3.3V
HDMI_AP
PIN_W9
Audio Output Pin
3.3V
HDMI_RX_RESET_n PIN_AA13
System Reset Input
3.3V
3.4.11
8
8
M
M
P
P
i
i
x
x
e
e
l
l
M
M
I
I
P
P
I
I
C
C
S
S
2
2
C
C
a
a
m
m
e
e
r
r
a
a
The MAX 10 NEEK provides a high performance, 8 megapixel RAW image sensor that delivers
3264x2488 at 30 fps. Through Toshiba TC358748XBG MIPI CSI-2 to Parallel bridge device,
converts MIPI data from on-board camera module to MAX 10 FPGA over a parallel port interface.
Figure 3-24
shows the connection of MIPI camera module, MIPI CSI-2 to parallel bridge device
and MAX 10 FPGA. The pin assignment associated to this MIPI CSI-2 to parallel interface is
shown in
Table 3-12.