LH79524/LH79525 User’s Guide
Color Liquid Crystal Display Controller
Version 1.0
4-45
Figure 4-8. TFT Horizontal Timing Diagram
1 TFT HORIZONT
AL LINE
CLCDC CLOCK
(INTERNAL)
APBPERIPHCLKCTRL1:LCD
CLKPRESCALE:LCDPS
LCDLP
(HORIZONT
AL
SYNCHR
ONIZA
TION
PULSE)
TIMING2:IHS
LCDDCLK
(P
ANEL CLOCK)
TIMING2:PCD
TIMING2:BCD
TIMING2:IPC
TIMING2:CPL
LCD
VD[11:0] (LH79525)
LCD
VD[15:0] (LH79524)
(P
ANEL D
A
T
A
)
TIMING0:HSW
TIMING0:HBP
16 × (TIMING0:PPL+1)
D001 D002
D
....
ONE 'LINE' OF LCD D
A
T
A
DNNN
TIMING0:HFP
HORIZONT
AL
BA
CK PORCH
HORIZONT
AL
FR
ONT PORCH
ENUMERA
TED
IN 'LCDDCLKS'
ENUMERA
TED
IN 'LCDDCLKS'
LH79525-4
1
NO
TES:
1.
The CLCDC cloc
k (from the RCPC) is scaled within the CLCDC and used to produce the LCDDCLK
output.
CLCDC registers set timing (in ter
ms of LCDDCLK pulses) to produce the other signals that
control a TFT displa
y.
2.
The dur
ation ot the LCDLP signal is controlled b
y
TIMING0:HSW (the HSW bit field in the TIMING0 Register).
3.
The polar
ity of the LCDLP signal is set b
y
TIMING2:IHS
.