UARTs
LH79524/LH79525 User’s Guide
16-26
Version 1.0
16.3.2.13 Interrupt Clear Register (UARTICR)
UARTICR is the Interrupt Clear Register. The active bits used in this register are Write
Only. On a write of 1, the corresponding interrupt is cleared. A write of 0 has no effect.
Table 16-32. UARTICR Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
OEIC
BE
IC
PEARIC
FEI
C
RTIC
TXI
C
RXIC
///
CT
S0IC
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
RO
RO
RO
RO
RO
WO
WO
WO
WO
WO
WO
WO
RO
RO
WO
RO
ADDR
UART 0: 0xFF 0x044
UART 1: 0xFF 0x044
UART 2: 0xFF 0x044
Table 16-33. UARTICR Fields
BIT
NAME
DESCRIPTION
31:15
///
Reserved
Reading returns 0. Write the reset value.
10
OEIC
Overrun Error Interrupt Clear
1 = Clears the interrupt
0 = No effect
9
BEIC
Break Error Interrupt Clear
1 = Clears the interrupt
0 = No effect
8
PEARIC
Parity Error/Address Received Interrupt Clear
1 = Clears the interrupt
0 = No effect
7
FEIC
Framing Error Interrupt Clear
1 = Clears the interrupt
0 = No effect
6
RTIC
Receive Timeout Interrupt Clear
1 = Clears the interrupt
0 = No effect
5
TXIC
Transmit Interrupt Clear
1 = Clears the interrupt
0 = No effect
4
RXICR
Receive Interrupt Clear
1 = Clears the interrupt
0 = No effect
3:2
///
Reserved
Reading returns 0. Write the reset value.
1
CTS0IC
CTS0 Interrupt Clear (only for UART0)
1 = Clears the interrupt
0 = No effect
0
///
Reserved
Reading returns 0. Write the reset value.