S3C2416X RISC MICROPROCESSOR
vii
Table of Contents
(Continued)
Chapter 8
DMA Controller
1 Overview ...................................................................................................................................................8-1
2 DMA Request Sources .............................................................................................................................8-2
3 DMA Operation .........................................................................................................................................8-3
3.1 External DMA Dreq/Dack Protocol..................................................................................................8-4
3.2 Examples of Possible Cases...........................................................................................................8-7
4 DMA Special Registers.............................................................................................................................8-8
4.1 DMA Initial Source Register (DISRC)..............................................................................................8-8
4.2 DMA Initial Source Control Register (DISRCC) ..............................................................................8-9
4.3 DMA Initial Destination Register (DIDST) .......................................................................................8-10
4.4 DMA Initial Destination Control Register (DIDSTC)........................................................................8-11
4.5 DMA Control Register (DCON) .......................................................................................................8-12
4.6 DMA Status Register (DSTAT)........................................................................................................8-14
4.7 DMA Current Source Register (DCSRC) ........................................................................................8-15
4.8 Current Destination Register (DCDST) ...........................................................................................8-15
4.9 DMA Mask Trigger Register (DMASKTRIG) ...................................................................................8-16
4.10 DMA Requeset Selection Register (DMAREQSEL)......................................................................8-17
Chapter 9
Interrupt Controller
1 Overview ...................................................................................................................................................9-1
1.1 Interrupt Controller Operation..........................................................................................................9-3
1.2 Interrupt Sources .............................................................................................................................9-4
1.3 Interrupt Priority Generating Block ..................................................................................................9-6
1.4 Interrupt Priority ...............................................................................................................................9-7
2 Interrupt Controller Special Registers.......................................................................................................9-8
2.1 Source Pending (SRCPND) Register..............................................................................................9-10
2.2 Interrupt Mode (INTMOD) Register.................................................................................................9-12
2.3 Interrupt Mask (INTMSK) Register..................................................................................................9-14
2.4 Interrupt Pending (INTPND) Register..............................................................................................9-16
2.5 Interrupt Offset (INTOFFSET) Register...........................................................................................9-18
2.6 Sub Source Pending (SUBSRCPND) Register...............................................................................9-20
2.7 Interrupt Sub Mask (INTSUBMSK) Register ...................................................................................9-22
2.8 Priority Mode Register (priority_MODE)..........................................................................................9-24
2.9 Priority Update Register (priority_UPDATE) ...................................................................................9-29
Содержание S3C2416
Страница 33: ...S3C2416X RISC MICROPROCESSOR PRODUCT OVERVIEW 1 5 3 BLOCK DIAGRAM Figure 1 1 S3C2416X Block Diagram ...
Страница 38: ...PRODUCT OVERVIEW S3C2416X RISC MICROPROCESSOR 1 10 153 AIN 1 U14 195 EINT 10 GPG2 K15 237 SDATA 14 C18 ...
Страница 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Страница 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Страница 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Страница 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Страница 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Страница 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Страница 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Страница 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Страница 455: ...S3C2416X RISC MICROPROCESSOR HSMMC CONTROLLER 20 9 4 9 SD COMMAND ISSUE SEQUENCE Figure 20 9 Timeout Setting Sequence ...
Страница 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Страница 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Страница 653: ...S3C2416X RISC MICROPROCESSOR ELECTRICAL DATA 26 15 Figure 26 14 SDRAM READ WRITE Timing Trp 2 Trcd 2 Tcl 2 DW 16 bit ...
Страница 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...
Страница 672: ...MECHANICAL DATA S3C2416X RISC MICROPROCESSOR 30 2 Figure 27 2 330 FBGA 1414 Package Dimension 2 Bottom View ...