S3C2416X RISC MICROPROCESSOR
xix
List of Figures
Figure Title
Page
Number
Number
1-1
S3C2416 Block Diagram .............................................................................................1-5
1-2
S3C2416 Pin Assignments (400-FBGA) Top view......................................................1-6
1-3
Memory Map................................................................................................................1-32
2-1
System Controller Block Diagram................................................................................2-2
2-2
Power-On Reset Sequence.........................................................................................2-4
2-3
Clock Generator Block Diagram..................................................................................2-6
2-4
Main Oscillator Circuit Examples.................................................................................2-7
2-5
PLL(Phase-Locked Loop) Block Diagram ...................................................................2-8
2-6
The Case that Changes Slow Clock by Setting PMS Value........................................2-8
2-7
The Clock Distribution Block Diagram.........................................................................2-9
2-8
MPLL Based Clock Domain.........................................................................................2-9
2-9
EPLL Based Clock Domain .........................................................................................2-12
2-10
Power Mode State Diagram.........................................................................................2-13
2-11
Entering STOP Mode and Exiting STOP Mode (wake-up)..........................................2-17
2-12
Entering SLEEP Mode and Exiting SLEEP Mode (wake-up)......................................2-18
2-13
Usage of PWROFF_SLP.............................................................................................2-34
3-1
The Configuration of MATRIX and Memory Sub-System of S3C2416 .......................3-1
5-1
SMC Block Diagram ....................................................................................................5-3
5-2
SMC Core Block Diagram............................................................................................5-3
5-3
External Memory Two Output Enable Delay State Read ............................................5-4
5-4
Read Timing Diagram (DRnCS = 1, DRnOWE = 0)....................................................5-4
5-5
Read Timing Diagram (DRnCS = 1, DRnOWE = 1)....................................................5-5
5-6
External Burst ROM with WSTRD=2 and WSTBRD=1 Fixed Length Burst Read......5-6
5-7
External Synchronous Fixed Length Four Transfer Burst Read .................................5-7
5-8
External Memory Two Write Enable Delay State Write...............................................5-8
5-9
Write Timing Diagram (DRnCS = 1, DRnOWE = 0)....................................................5-9
5-10
Write Timing Diagram (DRnCS = 1, DRnOWE = 1)....................................................5-9
5-11
Synchronous Two Wait State Write.............................................................................5-10
5-12
Read, then two Writes (WSTRD=WSTWR=0), Two Turnaround Cycles (IDCY=2) ...5-11
5-13
Memory Interface with 8-bit SRAM (2MB)...................................................................5-13
5-14
Memory Interface with 16-bit SRAM (4MB).................................................................5-13
6-1
Mobile DRAM Controller Block Diagram .....................................................................6-2
6-2
Memory Interface with 16-bit SDRAM (4Mx16, 4banks) .............................................6-4
6-3
Memory Interface with 32-bit SDRAM (4Mx16 * 2ea, 4banks)....................................6-4
6-4
Memory Interface with 16-bit Mobile DDR and DDR2.................................................6-5
6-5
DRAM Timing Diagram................................................................................................6-6
6-6
CL (CAS Latency) Timing Diagram .............................................................................6-6
6-7
t
ARFC
Timing Diagram..................................................................................................6-7
Содержание S3C2416
Страница 33: ...S3C2416X RISC MICROPROCESSOR PRODUCT OVERVIEW 1 5 3 BLOCK DIAGRAM Figure 1 1 S3C2416X Block Diagram ...
Страница 38: ...PRODUCT OVERVIEW S3C2416X RISC MICROPROCESSOR 1 10 153 AIN 1 U14 195 EINT 10 GPG2 K15 237 SDATA 14 C18 ...
Страница 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Страница 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Страница 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Страница 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Страница 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Страница 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Страница 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Страница 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Страница 455: ...S3C2416X RISC MICROPROCESSOR HSMMC CONTROLLER 20 9 4 9 SD COMMAND ISSUE SEQUENCE Figure 20 9 Timeout Setting Sequence ...
Страница 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Страница 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Страница 653: ...S3C2416X RISC MICROPROCESSOR ELECTRICAL DATA 26 15 Figure 26 14 SDRAM READ WRITE Timing Trp 2 Trcd 2 Tcl 2 DW 16 bit ...
Страница 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...
Страница 672: ...MECHANICAL DATA S3C2416X RISC MICROPROCESSOR 30 2 Figure 27 2 330 FBGA 1414 Package Dimension 2 Bottom View ...