![Samsung S3C2416 Скачать руководство пользователя страница 138](http://html.mh-extra.com/html/samsung/s3c2416/s3c2416_user-manual_340824138.webp)
STATIC MEMORY CONTROLLER
S3C2416X RISC MICROPROCESSOR
5-14
4 SPECIAL
REGISTERS
4.1 BANK IDLE CYCLE CONTROL REGISTERS 0-5
Register
Address
R/W
Description
Reset Value
SMBIDCYR0 0x4F000000
R/W
Bank0
idle
cycle control register
0xF
SMBIDCYR1 0x4F000020
R/W
Bank1
idle
cycle control register
0xF
SMBIDCYR2 0x4F000040
R/W
Bank2
idle
cycle control register
0xF
SMBIDCYR3 0x4F000060
R/W
Bank3
idle
cycle control register
0xF
SMBIDCYR4 0x4F000080
R/W
Bank4
idle
cycle control register
0xF
SMBIDCYR5 0x4F0000A0
R/W
Bank5
idle cycle control register
0xF
Bit
Description
Initial State
[31:4]
Read undefined. Write as zero.
0x0
IDCY
[3:0]
Idle or turnaround cycles. Default to 1111 at reset.
This field controls the number of bus turnaround cycles added
between read and write accesses to prevent bus contention on
the external memory data bus.
Turnaround time = IDCY x SMCLK period
0xF
4.2 BANK READ WAIT STATE CONTROL REGISTERS 0-5
Register
Address
R/W
Description
Reset Value
SMBWSTRDR0
0x4F000004
R/W Bank0 read wait state control register
0x1F
SMBWSTRDR1
0x4F000024
R/W Bank1 read wait state control register
0x1F
SMBWSTRDR2
0x4F000044
R/W Bank2 read wait state control register
0x1F
SMBWSTRDR3
0x4F000064
R/W Bank3 read wait state control register
0x1F
SMBWSTRDR4
0x4F000084
R/W Bank4 read wait state control register
0x1F
SMBWSTRDR5
0x4F0000A4
R/W Bank5 read wait state control register
0x1F
Bit
Description
Initial State
[31:5]
Read undefined. Write as zero.
0x0
WSTRD
[4:0]
Read wait state. Defaults to 11111 at reset.
For SRAM and ROM, the wSTRD field controls the number of
wait states for read accesses, and the external wait assertion
timing for reads.
For burst ROM, the WSTRD field controls the number of wait
states for the first read access only.
Wait state time = WSTRD x SMCLK period
0x1F
Содержание S3C2416
Страница 33: ...S3C2416X RISC MICROPROCESSOR PRODUCT OVERVIEW 1 5 3 BLOCK DIAGRAM Figure 1 1 S3C2416X Block Diagram ...
Страница 38: ...PRODUCT OVERVIEW S3C2416X RISC MICROPROCESSOR 1 10 153 AIN 1 U14 195 EINT 10 GPG2 K15 237 SDATA 14 C18 ...
Страница 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Страница 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Страница 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Страница 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Страница 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Страница 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Страница 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Страница 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Страница 455: ...S3C2416X RISC MICROPROCESSOR HSMMC CONTROLLER 20 9 4 9 SD COMMAND ISSUE SEQUENCE Figure 20 9 Timeout Setting Sequence ...
Страница 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Страница 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Страница 653: ...S3C2416X RISC MICROPROCESSOR ELECTRICAL DATA 26 15 Figure 26 14 SDRAM READ WRITE Timing Trp 2 Trcd 2 Tcl 2 DW 16 bit ...
Страница 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...
Страница 672: ...MECHANICAL DATA S3C2416X RISC MICROPROCESSOR 30 2 Figure 27 2 330 FBGA 1414 Package Dimension 2 Bottom View ...