xii
S3C2416X RISC MICROPROCESSOR
Table of Contents
(Continued)
Chapter 17
IIC-Bus Interface
1 Overview....................................................................................................................................................17-1
1.1 IIC-Bus Interface..............................................................................................................................17-3
1.2 Start And Stop Conditions ...............................................................................................................17-3
1.3 Data Transfer Format ......................................................................................................................17-4
1.4 ACK Signal Transmission ................................................................................................................17-5
1.5 Read-Write Operation......................................................................................................................17-6
1.6 Bus Arbitration Procedures..............................................................................................................17-6
1.7 Abort Conditions ..............................................................................................................................17-6
1.8 Configuring IIC-Bus..........................................................................................................................17-6
1.9 Flowcharts of Operations in Each Mode..........................................................................................17-7
2 IIC-Bus Interface Special Registers ..........................................................................................................17-11
2.1 Multi-Master IIC-Bus Control (IICCON) Register.............................................................................17-11
2.2 Multi-Master IIC-Bus Control/Status (IICSTAT) Register ................................................................17-12
2.3 Multi-Master IIC-Bus Address (IICADD) Register ...........................................................................17-13
2.4 Multi-Master IIC-Bus Transmit/Receive Data Shift (IICDS) Register ..............................................17-13
2.5 Multi-Master IIC-Bus Line Control(IICLC) Register .........................................................................17-14
Chapter 18
2D
1 Introduction................................................................................................................................................18-1
1.1 Features...........................................................................................................................................18-1
2 Color Format Conversion ..........................................................................................................................18-2
3 Command FIFO.........................................................................................................................................18-3
4 Rendering Pipeline....................................................................................................................................18-4
4.1 Primitive Drawing.............................................................................................................................18-4
4.2 Rotation............................................................................................................................................18-9
4.3 Clipping ............................................................................................................................................18-11
4.4 Stencil Test ......................................................................................................................................18-11
4.5 Raster Operation..............................................................................................................................18-11
4.6 Alpha Blending.................................................................................................................................18-13
5 Register Descriptions ................................................................................................................................18-14
5.1 General Registers............................................................................................................................18-16
5.2 Command Registers ........................................................................................................................18-19
5.3 Parameter Setting Registers............................................................................................................18-21
Содержание S3C2416
Страница 33: ...S3C2416X RISC MICROPROCESSOR PRODUCT OVERVIEW 1 5 3 BLOCK DIAGRAM Figure 1 1 S3C2416X Block Diagram ...
Страница 38: ...PRODUCT OVERVIEW S3C2416X RISC MICROPROCESSOR 1 10 153 AIN 1 U14 195 EINT 10 GPG2 K15 237 SDATA 14 C18 ...
Страница 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Страница 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Страница 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Страница 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Страница 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Страница 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Страница 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Страница 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Страница 455: ...S3C2416X RISC MICROPROCESSOR HSMMC CONTROLLER 20 9 4 9 SD COMMAND ISSUE SEQUENCE Figure 20 9 Timeout Setting Sequence ...
Страница 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Страница 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Страница 653: ...S3C2416X RISC MICROPROCESSOR ELECTRICAL DATA 26 15 Figure 26 14 SDRAM READ WRITE Timing Trp 2 Trcd 2 Tcl 2 DW 16 bit ...
Страница 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...
Страница 672: ...MECHANICAL DATA S3C2416X RISC MICROPROCESSOR 30 2 Figure 27 2 330 FBGA 1414 Package Dimension 2 Bottom View ...