![Samsung S3C2416 Скачать руководство пользователя страница 496](http://html.mh-extra.com/html/samsung/s3c2416/s3c2416_user-manual_340824496.webp)
HSMMC CONTROLLER
S3C2416X RISC MICROPROCESSOR
20-50
5.19 ERROR INTERRUPT STATUS REGISTER
Signals defined in this register can be enabled by the
Error Interrupt Status Enable
register, but not by the
Error
Interrupt Signal Enable
register. The interrupt is generated when the
Error Interrupt Signal Enable
is enabled and
at least one of the statuses is set to 1. Writing to 1 clears the bit and writing to 0 keeps the bit unchanged. More
than one status can be cleared at the one register write.
Register
Address
R/W
Description
Reset Value
ERRINTSTS0 0X4AC00032 ROC/RW1C Error
Interrupt Status Register (Channel 0)
0x0
ERRINTSTS1 0X4A800032 ROC/RW1C Error
Interrupt Status Register (Channel 1)
0x0
Name
Bit
Description
Initial Value
[15:10]
Reserved
0
ADMAERR [9]
ADMA Error
This bit is set when the Host Controller detects errors during
ADMA based data transfer. The state of the ADMA at an error
occurrence is saved in the
ADMA Error Status
Register, In
addition, the Host Controller generates this Interrupt when it
detects invalid descriptor data (Valid=0) at the ST_FDS state.
ADMA Error State
in the
ADMA Error Status
indicates that an
error occurs in ST_FDS state. The Host Driver may find that
Valid bit is not set at the error descriptor.
1 = Error
0 = No Error
0
STAACMDERR [8]
Auto CMD12 Error
Occurs when detecting that one of the bits in
Auto CMD12 Error
Status
register has changed from 0 to 1. This bit is set to 1,not
only when the errors in Auto CMD12 occur but also when Auto
CMD12 is not executed due to the previous command error.
1 = Error
0 = No Error
0
STACURERR [7]
Current Limit Error
Not implemented in this version. Always 0.
0
STADENDERR [6]
Data End Bit Error
Occurs either when detecting 0 at the end bit position of read
data which uses the
DAT
line or at the end bit position of the
CRC Status.
1 = Error
0 = No Error
0
STADATCRCERR [5]
Data CRC Error
Occurs when detecting CRC error when transferring read data
which uses the
DAT
line or when detecting the Write CRC
status having a value of other than "010".
1 = Error
0 = No Error
0
STADATTOUTERR [4]
Data Timeout Error
0
Содержание S3C2416
Страница 33: ...S3C2416X RISC MICROPROCESSOR PRODUCT OVERVIEW 1 5 3 BLOCK DIAGRAM Figure 1 1 S3C2416X Block Diagram ...
Страница 38: ...PRODUCT OVERVIEW S3C2416X RISC MICROPROCESSOR 1 10 153 AIN 1 U14 195 EINT 10 GPG2 K15 237 SDATA 14 C18 ...
Страница 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Страница 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Страница 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Страница 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Страница 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Страница 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Страница 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Страница 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Страница 455: ...S3C2416X RISC MICROPROCESSOR HSMMC CONTROLLER 20 9 4 9 SD COMMAND ISSUE SEQUENCE Figure 20 9 Timeout Setting Sequence ...
Страница 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Страница 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Страница 653: ...S3C2416X RISC MICROPROCESSOR ELECTRICAL DATA 26 15 Figure 26 14 SDRAM READ WRITE Timing Trp 2 Trcd 2 Tcl 2 DW 16 bit ...
Страница 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...
Страница 672: ...MECHANICAL DATA S3C2416X RISC MICROPROCESSOR 30 2 Figure 27 2 330 FBGA 1414 Package Dimension 2 Bottom View ...