![Samsung S3C2416 Скачать руководство пользователя страница 7](http://html.mh-extra.com/html/samsung/s3c2416/s3c2416_user-manual_340824007.webp)
S3C2416X RISC MICROPROCESSOR
v
Table of Contents
(Continued)
Chapter 5
Static Memory Controller (SMC)
1 Overview ...................................................................................................................................................5-1
2 Feature......................................................................................................................................................5-2
3 Block Diagram...........................................................................................................................................5-3
3.1 Asynchronous Read ........................................................................................................................5-4
3.2 Asynchronous Burst Read...............................................................................................................5-6
3.3 Synchronous Read/Synchronous Burst Read.................................................................................5-7
3.4 Asynchronous Write ........................................................................................................................5-8
3.5 Synchronous Write/ Synchronous Burst Write................................................................................5-10
3.6 Bus Turnaround...............................................................................................................................5-11
4 Special Registers ......................................................................................................................................5-14
4.1 Bank Idle Cycle Control Registers 0-5 ............................................................................................5-14
4.2 Bank Read Wait State Control Registers 0-5..................................................................................5-14
4.3 Bank Write Wait State Control Registers 0-5 ..................................................................................5-15
4.4 Bank Output Enable Assertion Delay Control Registers 0-5...........................................................5-15
4.5 Bank Write Enable Assertion Delay Control Registers 0-5 .............................................................5-16
4.6 Bank Control Registers 0-5 .............................................................................................................5-17
4.7 Bank Onenand Type Selection Register .........................................................................................5-19
4.8 SMC Status Register.......................................................................................................................5-19
4.9 SMC Control Register......................................................................................................................5-20
Chapter 6
Mobile DRAM Controller
1 Overview ...................................................................................................................................................6-1
2 Block Diagram...........................................................................................................................................6-2
3 Mobile DRAM Initialization Sequence.......................................................................................................6-3
3.1 Mobile DRAM(SDRAM or mobile DDR) Initialization Sequence.....................................................6-3
3.2 DDR2 Initialization Sequence..........................................................................................................6-3
3.3 Mobile DRAM Configuration Register .............................................................................................6-8
3.4 Mobile DRAM Control Register .......................................................................................................6-9
3.5 Mobile DRAM Timming Control Register ........................................................................................6-10
3.6 Mobile DRAM (Extended ) Mode RegiSter Set Register.................................................................6-11
3.7 Mobile DRAM Refresh Control Register .........................................................................................6-14
3.8 Mobile DRAM Write Buffer Time out Register.................................................................................6-14
Содержание S3C2416
Страница 33: ...S3C2416X RISC MICROPROCESSOR PRODUCT OVERVIEW 1 5 3 BLOCK DIAGRAM Figure 1 1 S3C2416X Block Diagram ...
Страница 38: ...PRODUCT OVERVIEW S3C2416X RISC MICROPROCESSOR 1 10 153 AIN 1 U14 195 EINT 10 GPG2 K15 237 SDATA 14 C18 ...
Страница 122: ...BUS MATRIX EBI S3C2416X RISC MICROPROCESSOR 3 4 NOTES ...
Страница 204: ...DMA CONTROLLER S3C2416X RISC MICROPROCESSOR 8 18 NOTES ...
Страница 284: ...WATCHDOG TIMER S3C2416X RISC MICROPROCESSOR 11 6 NOTES ...
Страница 320: ...REAL TIME CLOCK S3C2416X RISC MICROPROCESSOR 13 16 NOTES ...
Страница 344: ...UART S3C2416X RISC MICROPROCESSOR 14 24 NOTES ...
Страница 380: ...USB2 0 DEVICE S3C2416X RISC MICROPROCESSOR 16 34 NOTES ...
Страница 432: ...2D S3C2416X RISC MICROPROCESSOR 18 38 NOTES ...
Страница 446: ...HS_SPI CONTROLLER S3C2416X RISC MICROPROCESSOR 19 14 NOTES ...
Страница 455: ...S3C2416X RISC MICROPROCESSOR HSMMC CONTROLLER 20 9 4 9 SD COMMAND ISSUE SEQUENCE Figure 20 9 Timeout Setting Sequence ...
Страница 604: ...S3C2416X RISC MICROPROCESSOR S3C2416X RISC MICROPROCESSOR 23 22 NOTES ...
Страница 638: ...PCM AUDIO INTERFACE S3C2416X RISC MICROPROCESSOR 25 18 NOTES ...
Страница 653: ...S3C2416X RISC MICROPROCESSOR ELECTRICAL DATA 26 15 Figure 26 14 SDRAM READ WRITE Timing Trp 2 Trcd 2 Tcl 2 DW 16 bit ...
Страница 670: ...ELECTRICAL DATA S3C2416X RISC MICROPROCESSOR 26 32 NOTES ...
Страница 672: ...MECHANICAL DATA S3C2416X RISC MICROPROCESSOR 30 2 Figure 27 2 330 FBGA 1414 Package Dimension 2 Bottom View ...