Section 1
Overview
Rev. 0.50 May 18, 2006 Page 7 of 1588
REJ09B0313-0050
Items Specification
AND/NAND flash
memory controller
(FLCTL)
•
Direct-connected memory interface with AND-/NAND-type flash
memory
•
Read/write in sectors
•
Two types of transfer modes: Command access mode and sector
access mode (512-byte data + 16-byte management code: with ECC)
•
Interrupt request and DMAC transfer request
•
Supports up to 4 Gbits of flash memory
USB2.0 host/function
module (USB)
•
Conforms to the Universal Serial Bus Specification Revision 2.0
•
480-Mbps and 12-Mbps transfer rates provided
•
Can be used as function
•
Software setting supported
•
On-chip 8-Kbyte RAM as communication buffers
LCD controller (LCDC)
•
From 16
×
1 to 1024
×
1024 dots supported
8 bpp (bit per pixel): 640
×
480 max.
16 bpp (bit per pixel): 400
×
240 max.
•
Supports 4/8/15/16-bpp color modes
•
Supports 1/2/4/6-bpp gray scale modes
•
TFT/DSTN/STN panels supported
•
Signal polarity setting function
•
24-bit color pallet memory (16 of the 24 bits are valid; R:5/G:6/B:5)
•
Unified graphics memory architecture
I/O ports
•
82 I/Os, 16 inputs, and 1 output
•
Input or output can be selected for each bit
•
Internal weak keeper circuit
A/D converter (ADC)
•
10-bit resolution
•
Eight input channels
•
A/D conversion request by the external trigger or timer trigger
D/A converter (DAC)
•
8-bit resolution
•
Two output channels
User break controller
(UBC)
•
Two break channels
•
Addresses, data values, type of access, and data size can all be set
as break conditions
User debugging
interface (H-UDI)
•
E10A emulator support
•
JTAG-standard pin assignment
Содержание Single-Chip Microcomputer SH7203
Страница 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Страница 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Страница 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Страница 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Страница 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Страница 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Страница 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Страница 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Страница 668: ...Section 11 Multi Function Timer Pulse Unit 2 MTU2 Rev 0 50 May 18 2006 Page 638 of 1588 REJ09B0313 0050 ...
Страница 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Страница 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Страница 796: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 0 50 May 18 2006 Page 766 of 1588 REJ09B0313 0050 ...
Страница 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Страница 1020: ...Section 19 Controller Area Network RCAN TL1 Rev 0 50 May 18 2006 Page 990 of 1588 REJ09B0313 0050 ...
Страница 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Страница 1226: ...Section 23 USB 2 0 Host Function Module USB Rev 0 50 May 18 2006 Page 1196 of 1588 REJ09B0313 0050 ...
Страница 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Страница 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Страница 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Страница 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Страница 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Страница 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Страница 1621: ......
Страница 1622: ...SH7203 Group Hardware Manual ...