Section 24 LCD Controller (LCDC)
Rev. 0.50 May 18, 2006 Page 1216 of 1588
REJ09B0313-0050
24.3.11 LCDC Horizontal Sync Signal Register (LDHSYNR)
LDHSYNR specifies the timing of the generation of the horizontal (scan direction) sync signals
for the LCD module.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit:
Initial value:
R/W:
0
0
0
0
0
0
0
0
0
1
0
1
0
0
0
0
R/W
R/W
R/W
R/W
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
HSYNW
3
HSYNW
2
HSYNW
1
HSYNW
0
-
-
-
-
HSYNP
7
HSYNP
6
HSYNP
5
HSYNP
4
HSYNP
3
HSYNP
2
HSYNP
1
HSYNP
0
Bit Bit
Name
Initial
Value
R/W Description
15
14
13
12
HSYNW3
HSYNW2
HSYNW1
HSYNW0
0
0
0
0
R/W
R/W
R/W
R/W
Horizontal Sync Signal Width
Set the width of the horizontal sync signals (CL1 and
Hsync) (unit: character = 8 dots).
Specify to the value of (the number of horizontal sync
signal width) -1.
Example: For a horizontal sync signal width of 8 dots.
HSYNW = (8 dots/8 dots/character) -1 = 0 =
H'0
11 to 8
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
7
6
5
4
3
2
1
0
HSYNP7
HSYNP6
HSYNP5
HSYNP4
HSYNP3
HSYNP2
HSYNP1
HSYNP0
0
1
0
1
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Horizontal Sync Signal Output Position
Set the output position of the horizontal sync signals
(unit: character = 8 dots).
Specify to the value of (the number of horizontal sync
signal output position) -1.
Example: For a LCD module with a width of 640 pixels.
HSYNP = [(640/8) +1] -1 = 80 = H'50
In this case, the horizontal sync signal is
active from the 648th through the 655th dot.
Note: The following conditions must be satisfied:
HTCN
≥
HSYNP+HSYNW+1
HSYNP
≥
HDCN+1
Содержание Single-Chip Microcomputer SH7203
Страница 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Страница 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Страница 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Страница 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Страница 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Страница 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Страница 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Страница 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Страница 668: ...Section 11 Multi Function Timer Pulse Unit 2 MTU2 Rev 0 50 May 18 2006 Page 638 of 1588 REJ09B0313 0050 ...
Страница 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Страница 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Страница 796: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 0 50 May 18 2006 Page 766 of 1588 REJ09B0313 0050 ...
Страница 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Страница 1020: ...Section 19 Controller Area Network RCAN TL1 Rev 0 50 May 18 2006 Page 990 of 1588 REJ09B0313 0050 ...
Страница 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Страница 1226: ...Section 23 USB 2 0 Host Function Module USB Rev 0 50 May 18 2006 Page 1196 of 1588 REJ09B0313 0050 ...
Страница 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Страница 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Страница 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Страница 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Страница 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Страница 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Страница 1621: ......
Страница 1622: ...SH7203 Group Hardware Manual ...