Rev. 0.50 May 18, 2006 Page 1579 of 1588
REJ09B0313-0050
DMA transfer flowchart ......................... 401
DMAC activation ................................... 577
DMAC interface ..................................... 985
DMAC module timing.......................... 1537
DREQ pin sampling timing .................... 419
DTCH interrupt..................................... 1157
Dual address mode.................................. 411
E
ECC code.............................................. 1064
ECC error check ................................... 1064
Effective address calculation .................... 34
Electrical characteristics ....................... 1483
Endian..................................................... 275
Equation for getting SCBRR value......... 720
Example of time triggered system .......... 976
Exception handling ................................... 99
Exception handling state........................... 67
Exception handling vector table ............. 103
Exception source generation immediately
after delayed branch instruction.............. 119
Exceptions triggered by instructions....... 115
External request mode ............................ 402
External trigger input timing ................ 1010
F
Fixed mode ............................................. 407
FLCTL interrupt requests ..................... 1067
FLCTL module timing.......................... 1550
Floating point operation instructions ...... 118
Floating-point exceptions ......................... 79
Floating-point format................................ 70
Floating-point operation instructions........ 61
Floating-point ranges................................ 72
Floating-point registers............................. 75
Floating-point unit (FPU) ......................... 69
Flow of the user break operation ............ 185
Format of double-precision floating-point
number ...................................................... 70
Format of single-precision foating-point
number ...................................................... 70
FPU exception handling............................ 79
FPU exception sources.............................. 79
FPU-related CPU instructions................... 63
Frame update interrupt.......................... 1155
Full-scale error...................................... 1012
G
General illegal instructions ..................... 117
General registers ....................................... 23
Global base register (GBR)....................... 25
H
Halt mode................................................ 962
H-UDI commands................................. 1402
H-UDI interrupt ............................ 139, 1405
H-UDI related pin timing...................... 1563
H-UDI reset........................................... 1405
I
I/O port timing ...................................... 1562
I/O ports ................................................ 1329
I
2
C bus format ......................................... 826
I
2
C bus interface 3 (IIC3)........................ 807
ID reorder................................................ 910
IIC3 module timing............................... 1544
Immediate data.......................................... 32
Immediate data accessing.......................... 32
Immediate data format .............................. 29
Influences on absolute precision ........... 1016
Initial values of control registers............... 27
Initial values of general registers .............. 27
Initial values of system registers............... 27
Содержание Single-Chip Microcomputer SH7203
Страница 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Страница 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Страница 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Страница 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Страница 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Страница 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Страница 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Страница 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Страница 668: ...Section 11 Multi Function Timer Pulse Unit 2 MTU2 Rev 0 50 May 18 2006 Page 638 of 1588 REJ09B0313 0050 ...
Страница 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Страница 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Страница 796: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 0 50 May 18 2006 Page 766 of 1588 REJ09B0313 0050 ...
Страница 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Страница 1020: ...Section 19 Controller Area Network RCAN TL1 Rev 0 50 May 18 2006 Page 990 of 1588 REJ09B0313 0050 ...
Страница 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Страница 1226: ...Section 23 USB 2 0 Host Function Module USB Rev 0 50 May 18 2006 Page 1196 of 1588 REJ09B0313 0050 ...
Страница 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Страница 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Страница 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Страница 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Страница 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Страница 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Страница 1621: ......
Страница 1622: ...SH7203 Group Hardware Manual ...