Rev. 0.50 May 18, 2006 Page 1577 of 1588
REJ09B0313-0050
Index
Numerics
16-bit/32-bit displacement ........................ 33
A
A/D conversion time
(multi mode and scan mode)................. 1010
A/D conversion time (single mode)...... 1009
A/D conversion timing ......................... 1009
A/D converter (ADC) ............................. 991
A/D converter activation......................... 577
A/D converter characteristics................ 1566
A/D converter start request delaying
function................................................... 570
A/D trigger input timing ....................... 1549
Absolute address....................................... 33
Absolute address accessing....................... 33
Absolute maximum ratings................... 1483
AC characteristics................................. 1493
AC characteristics measurement
conditions ............................................. 1565
Access size and data alignment .............. 275
Access wait control................................. 287
Address array.................................. 194, 208
Address array read .................................. 208
Address errors......................................... 109
Address map ........................................... 218
Address multiplexing.............................. 298
Address spaces of on-chip high-speed
RAM..................................................... 1357
Address spaces of on-chip RAM for
data retention ........................................ 1357
Address-array write
(associative operation) ............................ 209
Address-array write
(non-associative operation)..................... 208
Addressing modes..................................... 34
Analog input pin ratings........................ 1015
AND/NAND flash memory controller
(FLCTL)................................................ 1025
Arithmetic operation instructions.............. 53
Auto-refreshing....................................... 325
Auto-request mode.................................. 402
B
Bank active ............................................. 318
Banked register and input/output of
banks ....................................................... 163
BCHG interrupt..................................... 1157
BEMP interrupt..................................... 1151
Bit manipulation instructions .................... 64
Bit synchronous circuit ........................... 845
Branch instructions ................................... 58
BRDY interrupt..................................... 1144
Break detection and processing............... 763
Break on data access cycle...................... 187
Break on instruction fetch cycle.............. 186
Buffer memory...................................... 1165
Bulk transfers........................................ 1182
Burst mode.............................................. 416
Burst MPX-I/O interface......................... 352
Burst read................................................ 310
Burst ROM (clocked asynchronous)
interface .................................................. 338
Burst ROM (clocked synchronous)
interface .................................................. 357
Burst write............................................... 315
Bus arbitration......................................... 365
Bus format for SSI module ..................... 864
Bus state controller (BSC) ...................... 213
Bus timing............................................. 1501
Bus-released state...................................... 67
Содержание Single-Chip Microcomputer SH7203
Страница 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Страница 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Страница 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Страница 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Страница 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Страница 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Страница 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Страница 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Страница 668: ...Section 11 Multi Function Timer Pulse Unit 2 MTU2 Rev 0 50 May 18 2006 Page 638 of 1588 REJ09B0313 0050 ...
Страница 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Страница 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Страница 796: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 0 50 May 18 2006 Page 766 of 1588 REJ09B0313 0050 ...
Страница 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Страница 1020: ...Section 19 Controller Area Network RCAN TL1 Rev 0 50 May 18 2006 Page 990 of 1588 REJ09B0313 0050 ...
Страница 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Страница 1226: ...Section 23 USB 2 0 Host Function Module USB Rev 0 50 May 18 2006 Page 1196 of 1588 REJ09B0313 0050 ...
Страница 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Страница 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Страница 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Страница 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Страница 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Страница 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Страница 1621: ......
Страница 1622: ...SH7203 Group Hardware Manual ...