
Appendix
Rev. 0.50 May 18, 2006 Page 1574 of 1588
REJ09B0313-0050
Notes:
*
Pins other than those described with
*
8
or
*
9
do not enter the state of a power-on reset,
if they are shifted to the power-on reset state from the deep standby mode by the input
to pins NMI,
MRES
, and IRQ7 to IRQ0, respectively. These pins retain the state of the
deep standby mode until the IOKEEP bit in the deep standby cancel source flag register
(DSFR) is cleared (see section 28, Power-Down Modes).
1. Indicates the power-on reset by low-level input to the
RES
pin. The pin states after a
power-on reset by the H-UDI reset assert command or WDT overflow are the same as
the initial pin states at normal operation (see section 25, Pin Function Controller (PFC)).
2. When pins for the connection with a crystal resonator are not used, the input pins
(EXTAL, RTC_X1, AUDIO_X1, and USB_X1) must be pulled up and the output pins
(XTAL, RTC_X2, AUDIO_X2, and USB_X2) must be open.
3. Depends on the setting of the CKOEN bit in the frequency control register (FRQCR) of
the CPG (see section 4, Clock Pulse Generator (CPG)).
4. Depends on the setting of the HIZ bit in the standby control register 3 (STBCR3) (see
section 28, Power-Down Modes).
5. Depends on the setting of the HIZMEM bit in the common control register (CMNCR) of
the BSC (see section 9, Bus State Controller (BSC)).
6. Depends on the setting of the HIZCNT bit in the common control register (CMNCR) of
the BSC (see section 9, Bus State Controller (BSC)).
7. Z when the TAP controller of the H-UDI is neither the Shift-DR nor Shift-IR state.
8. Enters the state of a power-on reset, if it is shifted to the power-on reset state from the
deep standby mode by the input to pins NMI,
MRES
, and IRQ7 to IRQ0, respectively.
9. While the CS0KEEPE bit in the deep standby control register 2 (DSCTR2) is 1, this pin
does not enter the state of a power-on reset, if it is shifted to the power-on reset state
from the deep standby mode by the input to pins NMI,
MRES
, and IRQ7 to IRQ0,
respectively. It retains the state of the deep standby mode until the IOKEEP bit in the
deep standby cancel source flag register (DSFR) is cleared. Whereas, while the
CS0KEEPE bit is 0, this pin enters the state of a power-on reset (see section 28,
Power-Down Modes).
10. Depends on the setting of the RTCEN bit in the RTC control register 2 (RCR2) of the
RTC (see section 14, Realtime Clock (RTC)).
Содержание Single-Chip Microcomputer SH7203
Страница 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Страница 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Страница 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Страница 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Страница 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Страница 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Страница 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Страница 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Страница 668: ...Section 11 Multi Function Timer Pulse Unit 2 MTU2 Rev 0 50 May 18 2006 Page 638 of 1588 REJ09B0313 0050 ...
Страница 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Страница 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Страница 796: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 0 50 May 18 2006 Page 766 of 1588 REJ09B0313 0050 ...
Страница 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Страница 1020: ...Section 19 Controller Area Network RCAN TL1 Rev 0 50 May 18 2006 Page 990 of 1588 REJ09B0313 0050 ...
Страница 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Страница 1226: ...Section 23 USB 2 0 Host Function Module USB Rev 0 50 May 18 2006 Page 1196 of 1588 REJ09B0313 0050 ...
Страница 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Страница 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Страница 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Страница 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Страница 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Страница 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Страница 1621: ......
Страница 1622: ...SH7203 Group Hardware Manual ...