Rev. 0.50 May 18, 2006 Page xx of xxx
16.4.2
Relationship of Clock Phase, Polarity, and Data .................................................. 783
16.4.3
Relationship between Data Input/Output Pins and Shift Register ........................ 784
16.4.4
Communication Modes and Pin Functions ........................................................... 786
16.4.5
SSU Mode............................................................................................................. 788
16.4.6
SCS
Pin Control and Conflict Error...................................................................... 797
16.4.7
Clock Synchronous Communication Mode .......................................................... 798
16.5
SSU Interrupt Sources and DMAC.................................................................................... 805
16.6
Usage Note......................................................................................................................... 806
16.6.1
Module Standby Mode Setting ............................................................................. 806
Section 17 I
2
C Bus Interface 3 (IIC3)................................................................ 807
17.1
Features.............................................................................................................................. 807
17.2
Input/Output Pins ............................................................................................................... 809
17.3
Register Descriptions ......................................................................................................... 810
17.3.1
I
2
C Bus Control Register 1 (ICCR1)..................................................................... 811
17.3.2
I
2
C Bus Control Register 2 (ICCR2)..................................................................... 814
17.3.3
I
2
C Bus Mode Register (ICMR)............................................................................ 816
17.3.4
I
2
C Bus Interrupt Enable Register (ICIER) ........................................................... 818
17.3.5
I
2
C Bus Status Register (ICSR)............................................................................. 820
17.3.6
Slave Address Register (SAR).............................................................................. 823
17.3.7
I
2
C Bus Transmit Data Register (ICDRT) ............................................................ 823
17.3.8
I
2
C Bus Receive Data Register (ICDRR).............................................................. 824
17.3.9
I
2
C Bus Shift Register (ICDRS)............................................................................ 824
17.3.10
NF2CYC Register (NF2CYC).............................................................................. 825
17.4
Operation ........................................................................................................................... 826
17.4.1
I
2
C Bus Format...................................................................................................... 826
17.4.2
Master Transmit Operation ................................................................................... 827
17.4.3
Master Receive Operation .................................................................................... 829
17.4.4
Slave Transmit Operation ..................................................................................... 831
17.4.5
Slave Receive Operation....................................................................................... 834
17.4.6
Clocked Synchronous Serial Format .................................................................... 835
17.4.7
Noise Filter ........................................................................................................... 839
17.4.8
Example of Use..................................................................................................... 840
17.5
Interrupt Requests .............................................................................................................. 844
17.6
Bit Synchronous Circuit..................................................................................................... 845
Section 18 Serial Sound Interface (SSI) ............................................................ 847
18.1
Features.............................................................................................................................. 847
18.2
Input/Output Pins ............................................................................................................... 850
18.3
Register Description .......................................................................................................... 851
Содержание Single-Chip Microcomputer SH7203
Страница 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Страница 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Страница 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Страница 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Страница 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Страница 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Страница 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Страница 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Страница 668: ...Section 11 Multi Function Timer Pulse Unit 2 MTU2 Rev 0 50 May 18 2006 Page 638 of 1588 REJ09B0313 0050 ...
Страница 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Страница 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Страница 796: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 0 50 May 18 2006 Page 766 of 1588 REJ09B0313 0050 ...
Страница 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Страница 1020: ...Section 19 Controller Area Network RCAN TL1 Rev 0 50 May 18 2006 Page 990 of 1588 REJ09B0313 0050 ...
Страница 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Страница 1226: ...Section 23 USB 2 0 Host Function Module USB Rev 0 50 May 18 2006 Page 1196 of 1588 REJ09B0313 0050 ...
Страница 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Страница 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Страница 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Страница 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Страница 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Страница 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Страница 1621: ......
Страница 1622: ...SH7203 Group Hardware Manual ...