Rev. 0.50 May 18, 2006 Page xv of xxx
11.3.3
Timer I/O Control Register (TIOR) ...................................................................... 440
11.3.4
Timer Interrupt Enable Register (TIER) ............................................................... 458
11.3.5
Timer Status Register (TSR)................................................................................. 461
11.3.6
Timer Buffer Operation Transfer Mode Register (TBTM)................................... 466
11.3.7
Timer Input Capture Control Register (TICCR) ................................................... 467
11.3.8
Timer Synchronous Clear Register (TSYCR)....................................................... 468
11.3.9
Timer A/D Converter Start Request Control Register (TADCR) ......................... 470
11.3.10
Timer A/D Converter Start Request Cycle Set Registers
(TADCORA_4 and TADCORB_4)...................................................................... 473
11.3.11
Timer A/D Converter Start Request Cycle Set Buffer Registers
(TADCOBRA_4 and TADCOBRB_4)................................................................. 473
11.3.12
Timer Counter (TCNT)......................................................................................... 474
11.3.13
Timer General Register (TGR) ............................................................................. 474
11.3.14
Timer Start Register (TSTR) ................................................................................ 475
11.3.15
Timer Synchronous Register (TSYR)................................................................... 476
11.3.16
Timer Read/Write Enable Register (TRWER) ..................................................... 478
11.3.17
Timer Output Master Enable Register (TOER) .................................................... 479
11.3.18
Timer Output Control Register 1 (TOCR1) .......................................................... 480
11.3.19
Timer Output Control Register 2 (TOCR2) .......................................................... 483
11.3.20
Timer Output Level Buffer Register (TOLBR) .................................................... 486
11.3.21
Timer Gate Control Register (TGCR) .................................................................. 487
11.3.22
Timer Subcounter (TCNTS) ................................................................................. 489
11.3.23
Timer Dead Time Data Register (TDDR)............................................................. 490
11.3.24
Timer Cycle Data Register (TCDR) ..................................................................... 490
11.3.25
Timer Cycle Buffer Register (TCBR)................................................................... 491
11.3.26
Timer Interrupt Skipping Set Register (TITCR) ................................................... 491
11.3.27
Timer Interrupt Skipping Counter (TITCNT)....................................................... 493
11.3.28
Timer Buffer Transfer Set Register (TBTER) ...................................................... 494
11.3.29
Timer Dead Time Enable Register (TDER).......................................................... 496
11.3.30
Timer Waveform Control Register (TWCR) ........................................................ 497
11.3.31
Bus Master Interface ............................................................................................. 498
11.4
Operation ........................................................................................................................... 499
11.4.1
Basic Functions..................................................................................................... 499
11.4.2
Synchronous Operation......................................................................................... 505
11.4.3
Buffer Operation ................................................................................................... 507
11.4.4
Cascaded Operation .............................................................................................. 511
11.4.5
PWM Modes ......................................................................................................... 516
11.4.6
Phase Counting Mode ........................................................................................... 521
11.4.7
Reset-Synchronized PWM Mode.......................................................................... 528
11.4.8
Complementary PWM Mode ................................................................................ 531
Содержание Single-Chip Microcomputer SH7203
Страница 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Страница 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Страница 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Страница 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Страница 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Страница 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Страница 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Страница 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Страница 668: ...Section 11 Multi Function Timer Pulse Unit 2 MTU2 Rev 0 50 May 18 2006 Page 638 of 1588 REJ09B0313 0050 ...
Страница 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Страница 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Страница 796: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 0 50 May 18 2006 Page 766 of 1588 REJ09B0313 0050 ...
Страница 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Страница 1020: ...Section 19 Controller Area Network RCAN TL1 Rev 0 50 May 18 2006 Page 990 of 1588 REJ09B0313 0050 ...
Страница 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Страница 1226: ...Section 23 USB 2 0 Host Function Module USB Rev 0 50 May 18 2006 Page 1196 of 1588 REJ09B0313 0050 ...
Страница 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Страница 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Страница 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Страница 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Страница 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Страница 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Страница 1621: ......
Страница 1622: ...SH7203 Group Hardware Manual ...