Rev. 0.50 May 18, 2006 Page xii of xxx
6.4.2
User Break Interrupt ............................................................................................. 139
6.4.3
H-UDI Interrupt .................................................................................................... 139
6.4.4
IRQ Interrupts....................................................................................................... 139
6.4.5
PINT Interrupts ..................................................................................................... 140
6.4.6
On-Chip Peripheral Module Interrupts ................................................................. 141
6.5
Interrupt Exception Handling Vector Table and Priority................................................... 142
6.6
Operation ........................................................................................................................... 152
6.6.1
Interrupt Operation Sequence ............................................................................... 152
6.6.2
Stack after Interrupt Exception Handling ............................................................. 155
6.7
Interrupt Response Time.................................................................................................... 156
6.8
Register Banks ................................................................................................................... 162
6.8.1
Banked Register and Input/Output of Banks ........................................................ 163
6.8.2
Bank Save and Restore Operations....................................................................... 163
6.8.3
Save and Restore Operations after Saving to All Banks....................................... 165
6.8.4
Register Bank Exception ...................................................................................... 166
6.8.5
Register Bank Error Exception Handling ............................................................. 166
6.9
Data Transfer with Interrupt Request Signals .................................................................... 167
6.9.1
Handling Interrupt Request Signals as Sources for CPU Interrupt but Not
DMAC Activating ................................................................................................ 168
6.9.2
Handling Interrupt Request Signals as Sources for Activating DMAC but Not
CPU Interrupt........................................................................................................ 168
6.10
Usage Note......................................................................................................................... 169
6.10.1
Timing to Clear an Interrupt Source ..................................................................... 169
Section 7 User Break Controller (UBC)............................................................ 171
7.1
Features.............................................................................................................................. 171
7.2
Input/Output Pin ................................................................................................................ 173
7.3
Register Descriptions ......................................................................................................... 174
7.3.1
Break Address Register (BAR)............................................................................. 175
7.3.2
Break Address Mask Register (BAMR) ............................................................... 176
7.3.3
Break Data Register (BDR) .................................................................................. 177
7.3.4
Break Data Mask Register (BDMR)..................................................................... 178
7.3.5
Break Bus Cycle Register (BBR) ......................................................................... 179
7.3.6
Break Control Register (BRCR) ........................................................................... 181
7.4
Operation ........................................................................................................................... 185
7.4.1
Flow of the User Break Operation ........................................................................ 185
7.4.2
Break on Instruction Fetch Cycle ......................................................................... 186
7.4.3
Break on Data Access Cycle................................................................................. 187
7.4.4
Value of Saved Program Counter ......................................................................... 188
7.4.5
Usage Examples.................................................................................................... 189
Содержание Single-Chip Microcomputer SH7203
Страница 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Страница 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Страница 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Страница 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Страница 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Страница 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Страница 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Страница 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Страница 668: ...Section 11 Multi Function Timer Pulse Unit 2 MTU2 Rev 0 50 May 18 2006 Page 638 of 1588 REJ09B0313 0050 ...
Страница 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Страница 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Страница 796: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 0 50 May 18 2006 Page 766 of 1588 REJ09B0313 0050 ...
Страница 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Страница 1020: ...Section 19 Controller Area Network RCAN TL1 Rev 0 50 May 18 2006 Page 990 of 1588 REJ09B0313 0050 ...
Страница 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Страница 1226: ...Section 23 USB 2 0 Host Function Module USB Rev 0 50 May 18 2006 Page 1196 of 1588 REJ09B0313 0050 ...
Страница 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Страница 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Страница 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Страница 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Страница 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Страница 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Страница 1621: ......
Страница 1622: ...SH7203 Group Hardware Manual ...