Rev. 1.00 Mar. 12, 2008 Page xxix of xIviii
Figures
Section 1 Overview
Figure 1.1 Internal Block Diagram ................................................................................................. 3
Figure 1.2 Pin Assignments (H8S/2472 Group) ............................................................................. 4
Figure 1.3 Pin Assignments (H8S/2462 Group) ............................................................................. 5
Section 2 CPU
Figure 2.1 Exception Vector Table (Normal Mode)..................................................................... 27
Figure 2.2 Stack Structure in Normal Mode................................................................................. 27
Figure 2.3 Exception Vector Table (Advanced Mode)................................................................. 28
Figure 2.4 Stack Structure in Advanced Mode............................................................................. 29
Figure 2.5 Memory Map............................................................................................................... 30
Figure 2.6 CPU Registers ............................................................................................................. 31
Figure 2.7 Usage of General Registers ......................................................................................... 32
Figure 2.8 Stack............................................................................................................................ 33
Figure 2.9 General Register Data Formats (1).............................................................................. 36
Figure 2.9 General Register Data Formats (2).............................................................................. 37
Figure 2.10 Memory Data Formats............................................................................................... 38
Figure 2.11 Instruction Formats (Examples) ................................................................................ 50
Figure 2.12 Branch Address Specification in Memory Indirect Mode ......................................... 54
Figure 2.13 State Transitions ........................................................................................................ 58
Section 3 MCU Operating Modes
Figure 3.1 Address Map ............................................................................................................... 67
Section 4 Exception Handling
Figure 4.1 Reset Sequence............................................................................................................ 73
Figure 4.2 Stack Status after Exception Handling ........................................................................ 75
Figure 4.3 Operation When SP Value is Odd ............................................................................... 76
Section 5 Interrupt Controller
Figure 5.1 Block Diagram of Interrupt Controller........................................................................ 78
Figure 5.2 Block Diagram of Interrupts IRQ15 to IRQ0 .............................................................. 87
Figure 5.3 Block Diagram of Interrupt Control Operation ........................................................... 91
Figure 5.4 Flowchart of Procedure up to Interrupt Acceptance in Interrupt Control Mode 0....... 94
Figure 5.5 State Transition in Interrupt Control Mode 1 .............................................................. 95
Figure 5.6 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 1..... 97
Figure 5.7 Interrupt Exception Handling ...................................................................................... 98
Figure 5.8 Interrupt Control for DTC ......................................................................................... 100
Figure 5.9 Conflict between Interrupt Generation and Disabling............................................... 102
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...